CPU NORTH BRIDGE SOUTH BRIDGE

Size: px
Start display at page:

Download "CPU NORTH BRIDGE SOUTH BRIDGE"

Transcription

1 0_lock iagram 0_System Setting 0_Power Sequence 0_lock Gen_ISLPR 0_iamondville_US 0_iamondville_PWR 0_N-GMS(HOST) 0_N-GMS(MI) 0_N-GMS(GRPHI) 0_N-GMS(R) _N-GMS(PWR) _N-GMS(PWR) _N-GMS() _S-IHM(PWR) _S-IHM() _S-IHM() _S-IHM() _R SOIMM _R_Termination 0_Onboard VG _L onn_li _G _Mini WIFI+ T _LN_theros R _RJ _G-Sensor _US Port _amera onn _ard Reader_U 0_odec_L _udio_mp_jack _E_ENE K0 _E _Switch_SPI ROM_ebug onn _Thermal Sensor_FN _K_Touch Pad _LE_THERMTRIP _ischarge _PWR Jack/ST/US onnector 0_Srew Hole _EMI _POWER FLOW _Vcore _Power System _Power_+.V & VTTR _Power_VP _Power_+.VS & +.VS _Power_harger _E Pin efine 0_G Power _History L oard L ITP/ebug onn SPI ROM(SON) ard Reader oard S/MM ard Reader ard Reader lcor U E Internal K RT I/O oard ENE K0 US Port * US Port * I/O oard ard Reader onn luetooth onn amera onn LVS RG LP Touch Pad/SIM ard US_P US_P US US_P US_P US_P PU tom N0/N0 FG NORTH RIGE IH-M FS/00MHz GSE x MI SOUTH RIGE PIE 00/MHz hannel ZLI PIE_ US_P PIE_ PIE_ ST LOK GEN ISLPR THERML ONTROL SOIMM 00P I/O oard ZLI OE LN Realtek L HLF MINIR WIFI onn theros RM Standard ST onn 00H SUSTek omputer IN. INT MI WLN RJ- 00H.G LINE OUT/EXT MI Speaker.G WLN I/O oard 00H System Setting aron Tsao ate: Friday, March, 00 Sheet of.g

2 EEE P 0 P version GPI 0 GPI GPI P version US US 0 US US US US US US US US onn US onn N N ard Reader Minicard luetooth amera PIE PIE PIE PIE PIE N LN Minicard SS zalia Z_SIN0 Z_SIN Z_SIN OE N N 00H SUSTek omputer IN. 00H System Setting aron Tsao ate: Friday, March, 00 Sheet of.g

3 T_IN /_OK_IN dapter T attery Signal S0/S S VSUS_ON H H SUS_ON H L SUS_ON H H _T_SYS MXETI S/S Power dapter H VS attery L L Main L UL _OK _T_SYS VSUS_ON _T_SYS SUS_ON RT0 V RT0 +V +V +VSUS +VSUS VSUS_PWRG +VSUS +.V +VSUS SUS_ON +VSUS SUS_ON _T_SYS SUS_ON 0T0 0T0 PW EN +VS +VS +.VS +.V +VS +VS EN RT PL +VTT_R +.VS +V VSUS_ON VSUS_PWRG PWR_SW# ENE K0 SUS_ON SUS_ON PU_VRON VRM_PWRG E_PWROK 0 VRM_PWRG E_PWROK LVG0 PM_PWROK _T_SYS SUS_ON V RT0 EN +VS +VP VP_PWRG 0 PI_RST# LK_PI_E +VP +.V H_PWRG _T_SYS +.VS H_PWRG +.VS H_PURST# iamondville VI[:0] P0 PU_VRON +.VS LK_LK_MH +VP VORE VRM_PWRG +V_RT VRM_PWRG Intel LK_PIE_MH + 0 TT GMS PM_PWROK +VSUS LK_M_UM 0 VRM_PWRG LK_LK_PU LK_L_LVS +VSUS PI_RST# +.VSUS PLT_RST# (internal) PLT_RST# MLK_R Intel +VS IH-M SOIMM LK_PIE_IH +VS LK_ST_IH +.VS LK_M_US +VS Onboard PI_RST# +.VS +VSUS Flash LK_PI_IH +VP FS LK 00M LK_REF_IH PU MH ITP VP_PWRG VTT_PWRG# +VSUS +VS +.VS +VSUS PM_RSMRST# PM_PWRTN# MINIR SUS# Onboard LN SUS# LK_PIE_MINIR PLT_RST# LK_PIE_LN PLT_RST# REF LK M IH US LK M IH PI LK M IH E EUG ST LK 00M IH ISLPR PIE LK 00M MH IH MINIR LN LVS LK 00M MH UM LK M MH +VS 00H Flash Module SUSTek omputer IN. PI_RST# 00H 0 Power Sequence aron Tsao ate: Friday, March, 00 Sheet of.g

4 R [,] VP_PWRG [] LK_M_UM [] LK_M_UM# [] LK_L_LVS [] LK_L_LVS# [] LK_PIE_MH [] LK_PIE_MH# [] LK_PIE_WiMax [] LK_PIE_WiMax# [] LK_PIE_MINIR [] LK_PIE_MINIR# [] LK_ST_IH [] LK_ST_IH#.Mhz X /LK LK_XIN LK_XOUT PF/V /LK /LK/X LK_PEREQ# LK_PEREQ# LK_FS LK_ITP_EN LK_SEL_# LK_FSL LK_M LK_M# LK_FSL LK_L LK_L# LK_PIE LK_PIE# LK_PIE LK_PIE# LK_PIE LK_PIE# LK_ST LK_ST# +V_LK Selected through the Ic :isable 0:Enable PF/V /LK +VSUS ISLPRSGLF /LK 0UF/.V /LK +V_LK 0Ohm/00Mhz /LKL 0UF/.V /LK U V MHz PI&PIEX_STOP# PEREQ# PU_STOP# PEREQ# REF0/FSL FS/PILK0 O_PEREQ# VPI X 0 ITP_EN/PILK_F0 X SEL_#/_MHz VREF 0 Vtt_PwrGd/P# ST V SLK FSL/US_MHz PUT_LR0 OTT_MHzLR PU_LR0 OT_MHzLR VPU FSL PUT_LR PIeT_LR0 PU_LR 0 PIe_LR0 RESET# PIeT_LR 0 PIe_LR V VPIEX PUITPT_LR/PIeT_LR PIeT_LR PUITP_LR/PIe_LR PIe_LR VPIEX PIeT_LR PIeT_LR PIe_LR PIe_LR STLKT_LR PIeT_LR STLK_LR PIe_LR 0 VPIEX +V_LK_V +V_LK 0.UF/.V /LK LK_FSL LK_PEREQ# LK_XIN LK_XOUT LK_LK0 LK_LK#0 LK_LK LK_LK# LK_LK LK_LK# LK_PIE LK_PIE# LK_PIE LK_PIE# 0.UF/.V /LK 0.UF/.V /LK STP_PI# [] STP_PU# [] S_SM_T [] S_SM_LK [] LK_LK_PU [] LK_LK_PU# [] LK_LK_MH [] LK_LK_MH# [] LK_LK_ITP [] LK_LK_ITP# [] LK_PIE_IH [] LK_PIE_IH# [] LK_PIE_LN [] LK_PIE_LN# [] 0.UF/.V /LK 0.UF/.V /LK LK_ITP_EN LK_FSL LK_SEL_# LK_PEREQ# LK_FSL LK_FSL LK_FS LK_PEREQ# 0.UF/.V /LK 0 0.UF/.V /LK R.KOhm /LK R +V_LK /LK/N0 R.KOhm /LK/N0 R.KOhm /LK R0 R.KOhm /LK R.KOhm /LK R.KOhm /LK 0Ohm/00Mhz /LK L 0.UF/.V /LK R /LK/X R /LK/Rev R.KOhm /LK/Rev.KOhm /LK +V_LK_V +V_LK 0.UF/.V /LK FS FS FS PU PIE ST T 00 LK_PI_IH LK_PI_E LK_REF_IH LK_M_US LK_M_REER LK_L LK_L# LK_PIE LK_PIE# S_SM_T S_SM_LK LK_PI_E E E E E E E0 E E E E /X /X /X 0PF/V /X /X /X /X /X /X /LK/X /LK/X T N/ PEREQ:PIEx0 & PIEx PEREQ:PIEx & PIEx & ST PEREQ:PIEx & PIEx & PIEx [] O R o Not r00 Stuff /LK/Rev G S +V_LK R Q.KOhm /LK/Rev N00 /LK/Rev R.KOhm /LK/Rev +V_LK E Q O PMS0 /LK/Rev R 00Ohm % /LK/Rev LK_PEREQ# R0 KOhm /LK/Rev O [] /LK/Rev/X O Voltage Status [] LK_PI_E [,] LK_PI_IH [] LK_M_REER [] LK_M_US [] LK_REF_IH RN /LK Ohm RN /LK Ohm RN /LK Ohm RN /LK Ohm R Ohm /LK LK_FS LK_ITP_EN LK_SEL_# LK_FSL LK_FSL L L.~.V Performance H L 0V Power Saving H L H H 0V.~.V Power Saving Normal 00H SUSTek omputer IN. 00H lock ISLPRS aron Tsao ate: Friday, March, 00 Sheet of.g

5 SYS_RST# [] H_REQ#[:0] [] [] H_#[:] [] H_ST#0 H_REQ#0 H_REQ# H_REQ# H_REQ# H_REQ# H_ST# [] H_0M# [] H_FERR# [] H_IGNNE# [] H_STPLK# [] H_INTR [] H_NMI [] H_SMI# T T +VP HR o Not Stuff r00 //X H_# H_# H_# H_# H_# H_# H_# H_#0 H_# H_# H_# H_# H_# H_# H_# H_# H_# H_#0 H_# H_# H_# H_# H_# H_# H_# H_# H_# H_#0 H_# H_# H_# H_# H_# P H0 N0 R0 J N G0 M H L0 M0 K J0 L K0 N J G P0 R F E 0 E0 0 M U T J R T R U G H K K M L +VP H_IERR# H_#[:0] [] H_INV#[:0] [] H_STN#[:0] [] H_STP#[:0] [] H_RS#[:0] [] SYS_RESET# [] RN00 KOHM / U []# []# []# []# []# []# []# [0]# []# []# []# []# []# []# ST[0]# P0 REQ[0]# REQ[]# REQ[]# REQ[]# REQ[]# []# []# []# [0]# []# []# []# []# []# []# []# []# []# [0]# []# []# []# []# []# ST[]# P 0M# FERR# IGNNE# STPLK# LINT0 LINT SMI# N N N N N N N FG_ / RN00 KOHM / RN00 KOHM / RN00 KOHM / HR Ohm / S# NR# PRI# EFER# RY# SY# R0# H_# H_# H_# H_IERR# T IERR# F INIT# V H_INIT# [] HR W0 KOhm / LOK# H_LOK# [] RESET# RS[0]# RS[]# RS[]# TRY# HIT# HITM# PM[0]# PM[]# PM[]# PM[]# PRY# PREQ# TK TI TO TMS TRST# R# PROHOT# THRM THRM THERMTRIP# LK[0] LK[] RSV RSV RSV H_# V Y U T T Y T0 W Y U0 W V0 K J H J K J M N M L K V G E E H V V H_PURST# H_RS#0 H_RS# H_RS# H_PM#0 H_PM# H_PM# H_PM# H_PM# H_PM# H_TK H_TI H_TO H_TMS H_TRST# SYS_RST# H_PROHOT# H_INV#[:0] [] H_STN#[:0] [] H_STP#[:0] [] H_RS#[:0] [] H_S# [] H_NR# [] H_PRI# [] H_EFER# [] H_RY# [] H_SY# [] H_R0# [] H_TRY# [] H_HIT# [] H_HITM# [] H_GTLREF H_PROHOT# H_THERM [] H_THERM [] H_THERMTRIP# [,] LK_LK_PU [] LK_LK_PU# [] +VP HR KOhm / HR KOhm % / +VP HR Ohm / H 0.UF/.V / H_PWR# EXTGREF H_LKPH H_LKPH +VP U H_#0 Y H_# [0]# W0 H_# []# Y H_# []# H_# []# H_# []# W H_# []# H_# []# Y0 H_# []# Y H_# []# Y H_#0 []# W H_# [0]# H_# []# Y H_# []# W H_# []# H_# []# W H_STN#0 []# Y H_STP#0 STN[0]# Y H_INV#0 STP[0]# W +VP INV[0]# V T P#0 H_# H_# []# Y HR H_# []# W H_# []# U //X H_#0 []# W H_# [0]# W H_# []# H_PURST# [,] Y H_# []# H H_# []# Y H_# []# W //X H_# []# V H_# []# U H_# []# T H_# []# H_#0 []# V H_# [0]# W H_STN# []# Y H_STP# STN[]# Y H_INV# STP[]# Y INV[]# R T P# H_GTLREF H_LKPH GTLREF U H_LKPH LKPH V T LKPH T T0 INIT# R EXTGREF EM M T EXTGTEF N T FOREPR# N T HFPLL P T MERR# T RSP# J T SEL[0] H T SEL[] G T SEL[] FG_ / SEL SEL SEL0 FS HR0 HR o Not Stuff //X //X +VP HR KOhm / HR KOhm % / H0 0.UF/.V / T R KOhm / R //X r00 H H [] H_PWRG LK_LK_PU [] //X LK_LK_PU# [] //X +VP []# []# []# []# []# []# []# []# [0]# []# []# []# []# []# []# []# STN[]# STP[]# INV[]# P# []# []# [0]# []# []# []# []# []# []# []# []# []# [0]# []# []# []# STN[]# STP[]# INV[]# P# OMP[0] OMP[] OMP[] OMP[] PRSTP# PSLP# PWR# PWRGOO SLP# ORE_ET MREF HR //X r00 H_PWRG H //X R R P N M P J N G H N L M J H J K K L M G F E F E F T T F0 F R R U V N H_# H_# H_# H_# H_# H_# H_# H_# H_#0 H_# H_# H_# H_# H_# H_# H_# H_STN# H_STP# H_INV# H_# H_# H_#0 H_# H_# H_# H_# H_# H_# H_# H_# H_# H_#0 H_# H_# H_# H_STN# H_STP# H_INV# H_OMP0 H_OMP H_OMP H_OMP H_PWRG PU_MREF T PM_PRSTP# [] H_PSLP# [] H_PWR# [] H_S# T T H_PM#0 H_PM# H_PM# H_PM# H_PM# H_PM# H_TK H_TI H_TO H_TMS H_TRST# [] LK_LK_ITP# [] LK_LK_ITP 00H SUSTek omputer IN. H_PM# H_TO H_TMS H_TI H_TK H_TRST# H_PUSLP# [] H_OMP0 H_OMP H_OMP H_OMP 00H ate: Friday, March, 00 Sheet of HR0 Ohm/ HR o Not //X Stuff HRN Ohm / HRN Ohm / HRN / Ohm HRN / Ohm HT N/ HT N/ HT N/ HT N/ HT N/ HT N/ HT N/ HT0 N/ HT N/ HT N/ HT N/ HT N/ HT N/ +VP PU_MREF +VP HR.Ohm % / HR0.Ohm % / HR.Ohm % / HR.Ohm % / TS N/ HR KOhm % / iamondville_us aron Tsao HR KOhm / H0 0.UF/.V /.G

6 0 m Friday, March, 00 SUSTek omputer IN. iamondville_pwr.g 00H aron Tsao 00H ate: Sheet of VR_VI0 VR_VI VR_VI VR_VI VR_VI VR_VI VR_VI VR_VI0 [] VR_VI [] VR_VI [] VR_VI [] VR_VI [] VR_VI [] VR_VI [] VORE_V_SENSE [,] VORE_VSS_SENSE [,] +VORE +VP +VP +V +VORE +VP +VORE +VP +VORE +.V_PLL +V +Vccp +Vccp +Vccp +Vccp +.VS +Vccp +Vccp +Vccp +Vccp +Vccp +Vccp H 0.UF/.V / H UF/.V / H 0.UF/.V / + HE 00UF/.V / c 0UF/.V / H 0UF/.V //TOP H 0.UF/.V / H 0UF/.V //TOP H 0.UF/.V / HR 0Ohm / H 0.UF/.V / H 0.UF/.V / H0 0.UF/.V / T H 0UF/.V //TOP H 0.UF/.V / H 0.UF/.V / H 0UF/.V //TOP H 0.UF/.V / H UF/0V //TOP H 0UF/.V //TOP H 0.UF/.V / H 0.UF/.V / H 0.UF/.V / H 0.UF/.V / U FG_ / V E0 E E F0 F F G0 G G H0 H H J0 J J K0 K K L0 L L M0 M M N0 N N P0 P P R0 R R U U U U U0 U U T T R R P P N N M M L L K K J J H H G G F F E F F E E F E G G E G VF VQ0_ VQ0_ VP VP VP VP VP VP VP VP VP VP0 VP VP VP VP VP VP VP VP VP VP0 VP VP VP VP VP VP VP VP VP VP0 VP VP VP VP VP VP VP VP VP VP0 VP VP VP VP VP VTT VTT VTT0 VTT VTT VTT VTT VTT VTT VTT VTT VTT VTT0 VTT VTT VTT VTT VTT VTT VTT VTT VTT VTT0 VTT VTT VTT VTT VTT VTT VTT VTT VTT VP VP VP VP V VI[0] VI[] VI[] VI[] VI[] VI[] VI[] V_SENSE VSS_SENSE + HE 00UF/.V / c U FG_ / 0 0 E E E E E E E F F F F F F G G G G G G H H H H H H H H J J J J J K K K K K K K L L L L L L L L L L M M M M M M N 0 0 Y Y0 Y Y W W W W W W W V V V V V V V V V U U U U U U T T T T T0 T T T T R R R R R R P P P P P P P P P P P N N N N N VSS VSS VSS VSS VSS VSS VSS VSS VSS0 VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS0 VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS0 VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS0 VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS0 VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS0 VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS00 VSS0 VSS0 VSS0 VSS0 VSS0 VSS0 VSS0 VSS0 VSS0 VSS0 VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS0 VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS0 VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS0 VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS0 VSS VSS H 0UF/.V //TOP H 0.UF/.V / H UF/0V //TOP H 0.UF/.V / H 0UF/.V //TOP H0 UF/.V / H 0.UF/.V / H 0UF/.V //TOP

7 [] H_#[:0] H_#[:] [] Power: +VP ROMP For alibrating the FS I/O uffer SOMP H_XROMP For Slew Rate ompenssation on the FS +VP Voltage Swing H_YROMP R.Ohm % H_YSOMP For Providing a Reference Voltage to The FS ROMP circuits +VP R.Ohm % R.Ohm % H_XSOMP R Ohm % R 00Ohm % H_XSWING 0 0.UF/.V +VP +VP R.Ohm % R 00Ohm % H_YSWING 0 0.UF/.V [] H_#[:0] H_#0 H_# H_# H_# H_# H_# H_# H_# H_# H_# H_#0 H_# H_# H_# H_# H_# H_# H_# H_# H_# H_#0 H_# H_# H_# H_# H_# H_# H_# H_# H_# H_#0 H_# H_# H_# H_# H_# H_# H_# H_# H_# H_#0 H_# H_# H_# H_# H_# H_# H_# H_# H_# H_#0 H_# H_# H_# H_# H_# H_# H_# H_# H_# H_#0 H_# H_# H_# H_XROMP H_XSOMP H_XSWING H_YROMP H_YSOMP H_YSWING H_# H_# H_# H_# H_# H_# H_# H_#0 H_# H_# H_# H_# H_# H_# H_# H_# H_# H_#0 H_# H_# H_# H_# H_# H_# H_# H_# H_# H_#0 H_# H_VREF H_VREF H_REQ#0 H_REQ# H_REQ# H_REQ# H_REQ# H_#[:] [] H_S# [] H_ST#0 [] H_ST# [] H_NR# [] H_PRI# [] H_R0# [] H_PURST# [,] LK_LK_MH# [] LK_LK_MH [] H_SY# [] H_EFER# [] H_INV#0 [] H_INV# [] H_INV# [] H_INV# [] H_PWR# [] H_RY# [] H_STN#0 [] H_STN# [] H_STN# [] H_STN# [] H_STP#0 [] H_STP# [] H_STP# [] H_STP# [] H_HIT# [] H_HITM# [] H_LOK# [] H_REQ#[:0] [] H_REQ#[:0] [] H_RS#0 [] H_RS# [] H_RS# [] H_PUSLP# [] H_TRY# [] H_VREF GTL+ I/O Voltage Reference +VP Layout Note: 0.uF should be placed 00mils or less from GMH pin. R Ohm % F H H F E K F J K H E K J J J N M K J H J N M M N N K N M V V R T R N N R U R T T R T V V W W V W W W V W 0 J K H U H_#_0 H_#_ H_#_ H_#_ H_#_ H_#_ H_#_ H_#_ H_#_ H_#_ H_#_0 H_#_ H_#_ H_#_ H_#_ H_#_ H_#_ H_#_ H_#_ H_#_ H_#_0 H_#_ H_#_ H_#_ H_#_ H_#_ H_#_ H_#_ H_#_ H_#_ H_#_0 H_#_ H_#_ H_#_ H_#_ H_#_ H_#_ H_#_ H_#_ H_#_ H_#_0 H_#_ H_#_ H_#_ H_#_ H_#_ H_#_ H_#_ H_#_ H_#_ H_#_0 H_#_ H_#_ H_#_ H_#_ H_#_ H_#_ H_#_ H_#_ H_#_ H_#_0 H_#_ H_#_ H_#_ H_XROMP H_XSOMP H_XSWING H_YROMP H_YSOMP H_YSWING HOST H_#_ H_#_ H_#_ H_#_ H_#_ H_#_ H_#_ H_#_0 H_#_ H_#_ H_#_ H_#_ H_#_ H_#_ H_#_ H_#_ H_#_ H_#_0 H_#_ H_#_ H_#_ H_#_ H_#_ H_#_ H_#_ H_#_ H_#_ H_#_0 H_#_ F E E J G F J E H G G E H E H G H_S# F0 H_ST#_0 H_ST#_ H H_VREF0 E H_NR# H_PRI# H_REQ0# G H_PURST# 0 H_VREF E HLKINN HLKINP H_SY# H_EFER# H_INV#_0 H_INV#_ H_INV#_ H_INV#_ H_PWR# H_RY# H_STN#_0 H_STN#_ H_STN#_ H_STN#_ H_STP#_0 H_STP#_ H_STP#_ H_STP#_ H_HIT# H_HITM# H_LOK# H_REQ#_0 H_REQ#_ H_REQ#_ H_REQ#_ H_REQ#_ H_RS#_0 H_RS#_ H_RS#_ H_SLPPU# H_TRY# 0 H J T U G E F M T F M T G E G F G0 E E0 0 0.UF/.V R0 00Ohm % R 00Ohm % GMS Signal voltage level = 0.*VP Trace should be 0 mil wide with 0 mil spacing /X /X LK_LK_MH# [] LK_LK_MH [] 00H SUSTeK OMPUTER IN. 00H N-GMS(HOST) aron Tsao ate: Friday, March, 00 Sheet of.g

8 +VP +VP LK +VS FS SEL SEL SEL0 R0 R0 L L L H H H [] PM_PRSLPVR 0KOhm 0KOhm R /N0 R KOhm /N0 r00 [,,,] PLT_RST# R PM_EXTTS#_ /X r00 R0 KOhm R /X [] MH_IH_SYN# [] PM_MUSY# MH_SEL0 MH_SEL MH_SEL MH_FG_ MH_FG_ MH_FG_ PM_EXTTS#_0 PM_EXTTS#_ [,] H_THERMTRIP# [,,] VRM_PWRG R 00Ohm % RST_IN_MH# [] LK_M_UM# [] LK_M_UM [] LK_L_LVS# [] LK_L_LVS R.KOhm R /X E G0 G J0 J H J W U FG_0 FG_ FG_ FG_ FG_ FG_ K RESERVE K RESERVE RESERVE F RESERVE RESERVE FG/RSV E IH_SYN# G PM_MUSY# F PM_EXTTS#_0 PM_EXTTS#_ THRMTRIP# PWROK RSTIN# PM LK _REFLKINN _REFLKINP J _REFSSLKINN H _REFSSLKINP J LKREQ# MI_RXN_0 MI_RXN_ MI_RXP_0 MI_RXP_ MI_TXN_0 MI_TXN_ MI_TXP_0 MI_TXP_ MI R MUXING SM_K_0 SM_K_ SM_K_ SM_K_ SM_K#_0 SM_K#_ SM_K#_ SM_K#_ SM_KE_0 SM_KE_ SM_KE_ SM_KE_ SM_S#_0 SM_S#_ SM_S#_ SM_S#_ SM_OOMP_0 SM_OOMP_ SM_OT_0 SM_OT_ SM_OT_ SM_OT_ SM_ROMPN SM_ROMPP SM_VREF_0 SM_VREF_ Y Y Y Y V V V V F G J M0 G F K N0 N N F F G F K H J F E F J J N N E MI_RXN0 MI_RXN MI_RXP0 MI_RXP MI_TXN0 MI_TXN MI_TXP0 MI_TXP M_OOMP0 M_OOMP SM_ROMPN SM_ROMPP MLK_R0 [] MLK_R [] MLK_R0# [] MLK_R# [] MI_TXN[:0] [] MI_TXP[0..] [] MI_RXN[0..] [] MI_RXP[0..] [] M_KE0 [,] M_KE [,] M_S#0 [,] M_S# [,] R0 R0 M_OT0 [,] M_OT [,] R0 0.Ohm % R0 0.Ohm % M_VREF_MH /X /X +.V MI_TXN[:0] [] MI_TXP[0..] [] MI_RXN[0..] [] MI_RXP[0..] [] hecklist notes :an be left as N MH_LKREQ# is O pin GMS +.V [] LK_M_UM# [] LK_M_UM N N /X /X NR KOhm % M_VREF_MH NR KOhm N 0.UF/V N 0.UF/V 00H SUSTeK OMPUTER IN. 00H N-GMS(MI & FG) aron Tsao ate: Friday, March, 00 Sheet of.g

9 locse to GMH R0,R,R V0 /X R0 0Ohm IF USE N RE EI. MUST ONNET L LK&T [] L LK [] L T r 00KOhm V /X +VS R LKLT_EN LV_EN [0] RT_IREF RT_LUE [0] RT_GREEN [0] RT_RE [] [] LKLT_TRL LKLT_EN 0KOhm RN 0KOhm RN 0KOhm RN 0KOhm RN r 00KOhm 0Ohm R Ohm % V /X R.KOhm R 0Ohm [] [] [] [] [] [0] [0] LV_EN L_LKN L_LKP [] L_TN0 [] L_TN [] L_TN [] L_TP0 [] L_TP [] L_TP LK_PIE_MH# LK_PIE_MH _LK _T N_VSYN N_HSYN RT_IREF LKLT_EN L_TL_LK L_TL_T LV_EN LVS_IREF H J Y H0 H E F F H H0 G F E G H K0 K J J0 K G F H G F F0 E F UF SVO_TRLT SVO_TRLLK G_LKINN G_LKINP MIS RT LK RT T RT_LUE RT_LUE# RT_GREEN RT_GREEN# RT_RE RT_RE# RT_VSYN RT_HSYN RT_IREF LVS VG L_KLTTL L_KLTEN L_LKTL L_TLT L LK L T L_VEN L_IG L_VG L_VREFH L_VREFL 0 L_LKN 0 L_LKP 0 L_LKN L_LKP L_TN_0 L_TN_ L_TN_ L_TP_0 L_TP_ L_TP_ L_TN_0 L_TN_ L_TN_ L_TP_0 L_TP_ L_TP_ SVO_TVLKIN# SVO_INT# SVO_FLSTLL# SVO_TVLKIN SVO_INT SVO_FLSTLL SVO EXP OMPI EXP IOMPO SVO_RE# SVO_GREEN# SVO_LUE# SVO_LKN TV OUT TV OUT TV OUT TV_IREF TV_IRTN TV_IRTN TV_IRTN TV SVO_RE SVO_GREEN SVO_LUE SVO_LKP TV_ONSEL0 TV_ONSEL R M N0 R0 T M0 P0 T0 P N P T N M P R 0 E0 G G J R N_EXP_OMP T T +.VS +.VS_PIE.Ohm % [0] [0] RT_HSYN RT_VSYN RT_HSYN RT_VSYN R0 Ohm R Ohm locse to GMH N_HSYN N_VSYN GMS 00H SUSTeK OMPUTER IN. 00H N-GMS(GRPHI) aron Tsao ate: Friday, March, 00 Sheet of.g

10 0 Friday, March, 00 SUSTeK OMPUTER IN. N-GMS(R).G 00H aron Tsao 00H ate: Sheet of M_M M_M M_Q M_Q M_Q M_Q S_RVENOUT# M_Q M_Q M_Q M_Q M_Q0 M_Q M_Q M_Q M_Q M_Q M_Q M_Q0 M_Q M_Q0 M_M M_QS# M_Q M_Q M_Q M_Q M_Q M_Q0 M_Q M_Q M_M M_Q0 M_Q0 M_Q M_Q M_Q M_Q0 M_Q M_Q M_QS# M_Q M_Q M_Q M_Q M_Q M_Q M_Q M_M M_QS#0 M_Q M_Q M_Q M_M M_M M_M0 M_Q M_Q M_Q M_M M_Q M_Q M_Q M_Q M_Q M_Q M_Q M_Q M_Q M_Q M_Q M_Q M_Q M_M M_Q M_Q M_Q M_Q S_RVENIN# M_M M_M M_M M_M M_M M_M0 M_M M_M M_QS M_QS M_QS M_QS0 M_QS M_QS M_QS M_QS M_QS# M_QS# M_QS# M_QS# M_QS# M_M M_M M_M M_M0 M_Q[:0] [] M_Q[:0] [] M_0 [,] M_ [,] M_ [,] M_QS[:0] [] M_M[:0] [] M_QS#[:0] [] M_M[:0] [,] M_S# [,] M_RS# [,] M_WE# [,] R SYSTEM MEMORY U GMS E F E H K L K H0 L J J H F H F J G G G N M J J L N H G M L H K M K M K G F F K F G J H N M K L M L J J G F E F H G G F G G G0 N0 L K K L H G F M E L0 E E E0 J K N M H J M M H K N J F N L G L G L K0 J M N J M E J0 K L N H M E 0 L F0 K L G K H K H G H J0 E S_Q_0 S_Q_ S_Q_ S_Q_ S_Q_ S_Q_ S_Q_ S_Q_ S_Q_ S_Q_ S_Q_0 S_Q_ S_Q_ S_Q_ S_Q_ S_Q_ S_Q_ S_Q_ S_Q_ S_Q_ S_Q_0 S_Q_ S_Q_ S_Q_ S_Q_ S_Q_ S_Q_ S_Q_ S_Q_ S_Q_ S_Q_0 S_Q_ S_Q_ S_Q_ S_Q_ S_Q_ S_Q_ S_Q_ S_Q_ S_Q_ S_Q_0 S_Q_ S_Q_ S_Q_ S_Q_ S_Q_ S_Q_ S_Q_ S_Q_ S_Q_ S_Q_0 S_Q_ S_Q_ S_Q_ S_Q_ S_Q_ S_Q_ S_Q_ S_Q_ S_Q_ S_Q_0 S_Q_ S_Q_ S_Q_ S_S# S_RS# S_WE# S_M_0 S_M_ S_M_ S_M_ S_M_ S_M_ S_M_ S_M_ S_M_ S_M_ S_M_0 S_M_ S_M_ S_M_ S_S# S_RS# S_RVENIN# S_RVENOUT# S_WE# S_M_0 S_M_ S_M_ S_M_ S_M_ S_M_ S_M_ S_M_ S_M_ S_M_ S_M_0 S_M_ S_M_ S_M_ S_QS#_0 S_QS#_ S_QS#_ S_QS#_ S_QS#_ S_QS#_ S_QS#_ S_QS#_ S_QS_0 S_QS_ S_QS_ S_QS_ S_QS_ S_QS_ S_QS_ S_QS_ S_M_0 S_M_ S_M_ S_M_ S_M_ S_M_ S_M_ S_M_ S_S_0 S_S_ S_S_ S_S_0 S_S_ S_S_ N UG GMS W M L N N W V W J H W G F E K E N M L N Y J H G F E G F E N Y M F L K H G E M Y L Y W0 Y Y W 0 H K J Y W J Y0 W0 W V U V0 U0 K N N N N N N N N N N0 N N N N N N N N N N0 N N N N N N N0 N N N N N N N N N N N N N N N N N0 N N N N N N N N0 N N N N RESERVE RESERVE RESERVE RESERVE RESERVE0 RESERVE RESERVE RESERVE RESERVE RESERVE RESERVE RESERVE RESERVE RESERVE RESERVE0 RESERVE N N N N N0 N N N RESERVE N N N N N N0 N N T T

11 t Package Edge t Edge Pin Location.0V~.V Max:. In avity FG_(K) Strapping : MI LNE Reversal: 0:Normal Operation (efault).:reversal Lanes, ->0,->..etc Note:GMS doesn't support MI Lane Reversal Friday, March, 00 SUSTeK OMPUTER IN. N-GMs(PWR).G 00H aron Tsao 00H ate: Sheet of +.VS +VP +.VS 0 0.UF/.V 0.UF/.V 0UF/.V c UF/.V 0.UF/.V 0UF/.V 0.UF/.V 0.UF/.V 0 UF/0V 0.UF/.V 0.UF/.V UF/0V 0 0.UF/.V UF/.V 0.UF/.V T /X c00 /X NTF UH GMS T R P N M P N M Y W V U T R P N M Y W V U T R P N M Y0 W0 V0 U0 T0 R0 P0 N0 M0 Y P N M Y P N M Y P N M Y P N M Y P N M Y 0 K Y W V U T R P N M Y W N V U 0 T0 R0 P0 N0 L0 W V U T R V U T R P N M 0 K0 P N M N M0 0 0 K K K R T K K K0 K K J K K K K K K V_NTF V_NTF V_NTF V_NTF V_NTF V_NTF V_NTF V_NTF V_NTF V_NTF0 V_NTF V_NTF V_NTF V_NTF V_NTF V_NTF V_NTF V_NTF V_NTF V_NTF0 V_NTF V_NTF V_NTF V_NTF V_NTF V_NTF V_NTF V_NTF V_NTF V_NTF0 V_NTF V_NTF V_NTF V_NTF V_NTF V_NTF V_NTF V_NTF V_NTF V_NTF0 V_NTF V_NTF V_NTF V_NTF V_NTF V_NTF V_NTF V_NTF V_NTF V_NTF0 V_NTF V_NTF V_NTF V_NTF V_NTF V_NTF VUX_NTF VUX_NTF VUX_NTF VUX_NTF VUX_NTF VUX_NTF VUX_NTF VUX_NTF VUX_NTF VUX_NTF0 VUX_NTF VUX_NTF VUX_NTF VUX_NTF VUX_NTF VUX_NTF VUX_NTF VUX_NTF VUX_NTF VUX_NTF0 VUX_NTF VUX_NTF VUX_NTF VUX_NTF VUX_NTF VUX_NTF VUX_NTF VUX_NTF VSS_NTF VSS_NTF VSS_NTF VSS_NTF VSS_NTF VSS_NTF VSS_NTF VSS_NTF VSS_NTF VSS_NTF0 VSS_NTF VSS_NTF VSS_NTF VTT_NTF VTT_NTF VTT_NTF VTT_NTF VTT_NTF V_NTF V_NTF V_NTF V_NTF0 V_NTF VUX_NTF VUX_NTF0 VUX_NTF VUX_NTF VUX_NTF VUX_NTF VUX_NTF VUX_NTF VUX_NTF VUX_NTF V_NTF V_NTF V_NTF VTT_NTF VSS_NTF VSS_NTF VSS_NTF VSS_NTF VSS_NTF VSS_NTF RESERVE RESERVE RESERVE RESERVE FG_ RESERVE0 RESERVE RESERVE RESERVE RESERVE RESERVE RESERVE RESERVE RESERVE RESERVE RESERVE0 RESERVE RESERVE RESERVE RESERVE RESERVE

12 .V~.V Max: m..v~.v Max: 0m 0m.V~.V Max: 0m 0m.V~.V Max: 0m.V~.V Max: m 0. 0m. Friday, March, 00 SUSTeK OMPUTER IN. N-GMS(PWR).G 00H aron Tsao 00H ate: Sheet of +.VS_HPLL +.V_PLL +.V +.V +VS +.VS +.V_PLL +.VS_MPLL +.VS_MPLL +.VS +.VS_PLL +.VS_PIE +VP +.VS +.VS_PLL +.VS_HPLL +.VS_PLL +.VS_MPLL +VP +.V_PLL +.VS_RT +.VS +.V_PLL +.VS_RT +.VS_PIE +VP +.VS_GPLL +.V_PLL +.VS_GPLL +.VS_PLL +VP +.VS 0 0.UF/.V L 0Ohm/00Mhz 0.UF/.V 0 UF/0V 0.UF/.V 0.UF/.V UF/0V 0.UF/.V 0.UF/.V R KOhm % 0.UF/.V 0UF/.V UF/0V UF/0V 0.UF/.V 0 UF/0V 0.0UF/0V POWER U GMS T R P N M V U T W V T R E J J 0 P L P L P L P L G U P L G N M V U T M N M L K J H G F E N M L K J H G F E N N E F0 F E 0 0 W U R W V T R V U T 0 E E F E F E F E J J0 M L K J N M L K J H G F E N M0 L0 K0 H H0 G0 F0 E0 N U P M L G Y U P L G Y U L P G Y H0 E U U P L G F L K J H N0 J0 Y V0 V V V V V V V V V V0 V VHMPLL VHMPLL VPLL VPLL VHPLL VMPLL VRT0 VRT VSSRT VSYN VTT0 VTT VTT VTT VTT VTT VTT VTT VTT VTT VTT0 VTT VTT VTT VTT VTT VTT VTT VTT VTT VTT0 VGG VSSGG VGPLL VG0 VG VTXLVS VSM0 VSM VSM VSM VSM VSM VSM VSM VSM VSM VSM0 VSM VSM VSM VSM VSM VSM VSM VSM VSM VSM0 VSM VHV0 VHV VHV VLVS VLVS0 VLVS VLVS VTV VQTV VTVG VSSTVG VTV0 VTV VTV0 VTV VTV0 VTV V V V V V V V V V0 V VUX VUX VUX VUX VUX VUX VUX VUX VUX VUX0 VUX VUX VUX VUX VUX VUX VUX VUX VUX VUX0 VUX VUX VUX VUX VTXLVS0 VSM VSM VSM VSM VSM VSM VSM VSM VSM0 VSM VSM VSM VSM VSM VSM VSM VSM VSM VSM0 VSM VSM VSM VSM VTT VTT VSM VTT VTT VTT VTT VTT VTT VTT0 VTT VTT VTT VTT VTT VTT VTT VTT VTT VTT VUX VUX VUX VUX VSSLVS VTT VTT VTT VTT VTT0 VSM VSM VSM VSM VSM0 VSM VTT 0.UF/.V 0UF/.V L uh 0.UF/.V 0UF/.V 0UF/.V 0 0.UF/.V 0.UF/.V 0.UF/.V 0.0UF/0V 0UF/.V 0.UF/.V 0 UF/.V 0.UF/.V UF/0V 0.UF/.V UF/0V TW 0.UF/.V 0.UF/.V L 0Ohm UF/0V L 0UH L 0UH 0.UF/.V L 0Ohm/00Mhz 0 UF/0V L 0NH UF/.V 0.UF/.V 0 0UF/.V 0 UF/0V 0UF/.V UF/0V 0UF/.V 0 0UF/.V UF/0V 0UF/.V 0.UF/.V UF/.V 0.UF/.V

13 Friday, March, 00 SUSTeK OMPUTER IN. N-PMS().G 00H aron Tsao 00H ate: Sheet of VSS UE GMS H Y V R K G E U H E M J U T R P N M J F L0 G0 E0 0 0 Y0 V0 U0 G0 E0 0 U R P N M H E K H E U T J M F Y U T R P N M G L W U N K J G H F J L G W R F M H E H F L G H N J E M W R M J F L G E U V R N H E L G E W T M K N J V R N K H E L W T G J K H F M K H F V R E H G E J F G M E J H F M0 F H M W 0 F0 K0 H0 R U H K V T F H U VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_0 VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_0 VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_0 VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_0 VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_0 VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_0 VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_0 VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_0 VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_0 VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_0 VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_0 VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_0 VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_0 VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_0 VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_0 VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_0 VSS_ VSS_00 VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_0 VSS_0 VSS_0 VSS_0 VSS_0 VSS_0 VSS_0 VSS_0 VSS_0 VSS_0

14 istribute in PI Section m 0 m m 0m Vcc =0. 0m m 0. 0m m R.G R.G R.G R.G.G change to +VS to follow R ustom Friday, March, 00 SUSTeK OMPUTER IN. S-IHM(PWR).G 00H aron Tsao 00H ate: Sheet of +.V_MIPLL +.V_STPLL +.V_USPLL +VS +VS +VSUS +VSUS +VREF +VREF_SUS +.VS +.VS +.VS +VSUS +VSUS +V_RT +VS +VS +VS +VS +.V_PLL +.VS_PIE_IH +VS +VS +.VS +VSUS +VP +VP +.VS +.V_PLL +.V_PLL +.VS +.V_PLL T 0UF/.V 0.UF/V 0.UF/.V 0 0.UF/.V ORE VPUX VGP IE PI US RX TX US ORE UF IHM G0 F E E E F F G G H H J J K K L L M M N N P P R R R R R T T T T T U U V V W W Y Y G E F G H E Y L L L L L L M M P P T T U U V V V V V V V V W W U R E E H 0 G G G 0 F G G G W P G K K K K L L L L L M M N T F G K G0 H H J J F H E0 F0 F G H VREF_ VREF_ VREF_Sus Vcc Vcc Vcc Vcc Vcc Vcc Vcc Vcc Vcc Vcc 0 Vcc Vcc Vcc Vcc Vcc Vcc Vcc Vcc Vcc Vcc 0 Vcc Vcc Vcc Vcc Vcc Vcc Vcc Vcc Vcc Vcc 0 Vcc Vcc Vcc Vcc Vcc Vcc Vcc Vcc Vcc Vcc 0 Vcc Vcc Vcc Vcc Vcc Vcc Vcc Vcc Vcc Vcc 0 Vcc Vcc Vcc Vcc VccMIPLL Vcc Vcc Vcc Vcc Vcc Vcc Vcc Vcc VccSus VccUSPLL VccSus_0/VccLN_0_ VccSus_0/VccLN_0_ Vcc_0_ Vcc_0_ Vcc_0_ Vcc_0_ Vcc_0_ Vcc_0_ Vcc_0_ Vcc_0_ Vcc_0_ Vcc_0_0 Vcc_0_ Vcc_0_ Vcc_0_ Vcc_0_ Vcc_0_ Vcc_0_ Vcc_0_ Vcc_0_ Vcc_0_ Vcc_0_0 VccSus_/VccLN VccSus_/VccLN VccSus_/VccLN VccSus_/VccLN Vcc_/VccH VccSus_/VccSusH V_PU_IO V_PU_IO V_PU_IO Vcc Vcc Vcc Vcc Vcc Vcc Vcc Vcc 0 Vcc Vcc Vcc Vcc Vcc Vcc Vcc Vcc Vcc Vcc 0 Vcc VccRT VccSus VccSus VccSus VccSus VccSus VccSus VccSus VccSus VccSus VccSus 0 VccSus VccSus VccSus VccSus VccSus VccSus VccSus VccSus Vcc Vcc 0 Vcc Vcc Vcc Vcc Vcc VccSus_0_ VccSus_0_ VccSus_0_ Vcc Vcc Vcc Vcc Vcc 0 Vcc VccSTPLL Vcc Vcc 0 Vcc Vcc Vcc Vcc Vcc Vcc Vcc Vcc 0.UF/.V 0.UF/.V 0 UF/0V E UF/V 0 0.UF/.V 0 0.UF/.V 0.UF/.V 0 0.UF/.V E UF/V T 0.UF/.V 0.UF/.V TW /PLL 0 0.UF/.V 0UF/.V 0.UF/.V UF/0V 0.UF/.V 0 0UF/.V L 0Ohm/00Mhz 0UF/.V 0.UF/.V 00 0.UF/.V T 0.UF/.V 0 0.UF/.V 0UF/.V 0.UF/.V 0.UF/.V 0.UF/.V 0.UF/.V R Ohm /PLL R0 0Ohm /PLL 0.UF/.V T 0.UF/.V 0.UF/V 0.UF/.V UF/0V 0.UF/.V 0 0UF/.V E UF/V 0 TW E UF/V T R0 0Ohm /PLL 0.UF/.V 0.UF/.V UE IHM 0 0 E E E E E F F F F F F G G G G G G G G G G G H H H H H H J J J J J J K K K L L L L L M M M M M M M M M M M M N N N N N N N N N N N N N N N P P P P P P P P P P P R R R R R R R R R T T T T T T T U U U U U U U U U U V V V V V V W W W W Y Y Y Y E E E E E E E E E F F F F F F G G G G G G G0 G H H H H H H Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss0 Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss0 Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss0 Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss0 Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss0 Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss0 Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss0 Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss0 Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss0 Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss00 Vss0 Vss0 Vss0 Vss0 Vss0 Vss0 Vss0 Vss0 Vss0 Vss0 Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss0 Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss0 Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss0 Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss0 Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss0 Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss0 Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss0 Vss Vss Vss Vss Vss Vss Vss Vss Vss Vss0 Vss Vss Vss Vss 0.UF/.V R 00Ohm 0.0UF/0V 0.UF/.V L 0Ohm/00Mhz TW 0.UF/.V L 0Ohm/00Mhz R 0Ohm

15 hange to rechargeable RT battery +V_T_R PT N/ +V_E 0UF/.V 0.UF/.V R.G change +V net to +V_E Height:. mm +V_E TWS +RTT R.KOhm T SIE SIE WTO_ON_P R 0Ohm +V_RT SR 0KOhm RTRST# R 0 delay UF/0V ~ms PT S UF/0V LRT /X Place Near Open oor RTRST# [] PF/0V 0 X_RT R0 0MOhm X_RT 0 PF/0V X SIE.Khz ME/MSV-TR.KHZ./0 [,] _Z_ITLK [] _Z_SYN [] _Z_RST# [] _Z_SOUT Ohm Ohm Ohm Ohm RN RN RN0 RN0 0 /X Z_LK Z_SYN Z_RST# Z_SOUT +VS +V_RT [] S_STLE# [] P_ST_RXN0 [] P_ST_RXP0 [] P_ST_TXN0 [] P_ST_TXP0 R R 0KOhm 0KOhm Z_SIN0 Z_SIN R R 0KOhm % OE N [] _Z_SIN0 T T [] LK_ST_IH# [] LK_ST_IH MOhm X_RT X_RT RTRST# Z_LK Z_SYN Z_RST# Z_SIN P_ST_RXN0 P_ST_RXP0 P_ST_TXN0 P_ST_TXP0 Z_SOUT STRIS/# R.Ohm % R /X r00 IE_IRQ IE_IORY Y W W Y Y W V U U V T U V V U R R T T T T F F E G H F E G H F E H0 G0 F H F H G E U RTX RTX RTRST# INTRUER# INTVRMEN EE_S EE_SHLK EE_OUT EE_IN LN_LK LN_RSTSYN LN_RX0 LN_RX LN_RX LN_TX0 LN_TX LN_TX Z_LK Z_SYN Z_RST# Z_SIN0 Z_SIN Z_SIN Z_SOUT STLE# ST0RXN ST0RXP ST0TXN ST0TXP STRXN STRXP STTXN STTXP ST_LKN ST_LKP STRISN STRISP IOR# IOW# K# IEIRQ IORY REQ IHM RT LN -/ZLI ST IE PU LP L0 L L L LRQ0# LRQ#/GPIO LFRME# 0GTE 0M# PUSLP# TP/PRSTP# TP/PSLP# FERR# GPIO/PUPWRG Y E H G F H G G LP_RQ#0 LP_RQ# 0GTE IGNNE# G G T INIT_V# INIT# F INTR F G R_IN# RIN# NMI SMI# STPLK# THERMTRIP# S# S# H F H F E G F E F F H H H E F E R.Ohm % LP_0 [,] LP_ [,] LP_ [,] LP_ [,] T T0 LP_FRME# [,] 0GTE [] PM_PRSTP# [] H_PSLP# [] H_PWRG [] H_INIT# [] H_INTR [] R_IN# [] H_NMI [] H_SMI# [] H_STPLK# [] +VP R Ohm H_THERMTRIP# [,] NO STUFF R0.PUSLP# ONLY USE IN ESTOP H_0M# [] +VP H_IGNNE# [] R Ohm 0GTE R_IN# H_INIT# H_FERR# [] R 0KOhm +VP +VS R0 0Ohm R 0KOhm [] LK_ST_IH# S /X [] LK_ST_IH S /X 00H SUSTeK OMPUTER IN. S-IH-M() aron Tsao ustom 00H ate: Friday, March, 00 Sheet of.g

16 +VS +VS WLN_ON [] LK_PIE_WiMax [] LK_PIE_WiMax# LN R I WIFI PIExpress ard PIE Interface for Wimax US_O#0 US_O# US_O# US_O# US_O# WQ /G G S WLN_ON# [] [] LK_PIE_WiMax [] LK_PIE_WiMax# SR 0KOhm RN 0KOhm SRN 0KOhm RN 0KOhm SRN 0KOhm PIE_RXN PIE_RXP PIE_TXP PIE_TXN WLN_ON PLT_RST# [] PIE_RXN [] PIE_RXP [] PIE_TXN [] PIE_TXP [] PIE_RXN [] PIE_RXP [] PIE_TXN [] PIE_TXP +VSUS +VS /WIFI/X /WIFI/X 0 WIFI_ON 0 SIE SIE /G PIE_RXN PIE_RXP 0.UF/V PIE_TXN 0.UF/V PIE_TXP [] US_O# [] US_O# 0.UF/V 0.UF/V 0.UF/V 0.UF/V T T T T T PI_INT# PI_INT# PI_INT# PI_INT# PIE_TXN_ PIE_TXP_ PIE_TXN_ PIE_TXP_ US_O#0 US_O# US_O# US_O# US_O# E F E E E G G E 0 F F0 E E E G H F F E E H H G G K K J J M M L L P P N N T T R R U IHM R P P P P E PIRQ# PIRQ# PIRQ# PIRQ# RSV_ RSV_ RSV_ RSV_ RSV_ U PI Interrupt I/F PERn PERp PETn PETp PERn PERp PETn PETp PERn PERp PETn PETp PERn PERp PETn PETp PERn PERp PETn PETp PERn PERp PETn PETp SPI_LK SPI_S# SPI_R SPI_MOSI SPI_MISO O0# O# O# O# O# O#/GPIO O#/GPIO0 O#/GPIO IHM PI-Express SPI MIS US irect Media Interface REQ0# GNT0# REQ# GNT# REQ# GNT# REQ# GNT# REQ#/GPIO GNT#/GPIO GPIO/REQ# GPIO/GNT# /E0# /E# /E# /E# IRY# PR PIRST# EVSEL# PERR# PLOK# SERR# STOP# TRY# FRME# PLTRST# PILK PME# GPIO/PIRQE# GPIO/PIRQF# GPIO/PIRQG# GPIO/PIRQH# RSV_ RSV_ RSV_ RSV_ MH_SYN# MI0RXN MI0RXP MI0TXN MI0TXP MIRXN MIRXP MITXN MITXP MIRXN MIRXP MITXN MITXP MIRXN MIRXP MITXN MITXP MI_LKN MI_LKP MI_ZOMP MI_IROMP USP0N USP0P USPN USPP USPN USPP USPN USPP USPN USPP USPN USPP USPN USPP USPN USPP USRIS# USRIS E E F E0 E 0 F F F G F F G E G H F H0 V V U U Y Y W W E E F F G G H H J J K K L L M M N N MI_OMP USRIS/# PI_REQ#0 PI_REQ# PI_REQ# PI_REQ# T PI_REQ# PI_REQ# PI_IRY# PI_PR PI_EVSEL# PI_PERR# PI_LOK# PI_SERR# PI_STOP# PI_TRY# PI_FRME# PLT_RST# PI_INTE# PI_INTF# PI_INTG# PI_INTH# PI_RST# [] PME# internal PU 0KOhm PI_PME# LK_PI_IH [,] T MH_IH_SYN# [] MI_TXN0 [] MI_TXP0 [] MI_RXN0 [] MI_RXP0 [] MI_TXN [] MI_TXP [] MI_RXN [] MI_RXP [] LK_PIE_IH# [] LK_PIE_IH [] R.Ohm % T US_PN [] US_PP [] US_PN [] US_PP [] US_PN [] US_PP [] US_PN [] US_PP [] US_PN [] US_PP [] US_PN [] US_PP [] R.Ohm % R & hecklist US 0 US US US US US US US PI_GNT# PI_GNT# +.VS_PIE_IH US onn US onn N N ard Reader WIFI luetooth amera LK_PI_IH R KOhm r00 R R /X /X r00 r00 R 00KOhm /X R KOhm r00 PI_INT# PI_REQ# PI_LOK# PI_EVSEL# PI_INTE# PI_INTH# PI_SERR# PI_PERR# PI_INT# PI_INT# PI_INTF# PI_INT# PI_REQ# PI_REQ#0 PI_INTG# PI_IRY# PI_FRME# PI_STOP# PI_REQ# PI_REQ# PI_TRY# PI_REQ# 00H ustom IH oot IOS Select LP PI SPI PLT_RST# [,,,] RP RPH RP RPG RPH RP RPE RPF RP RP RP RPF RPG RPH RP RPE RPF RPE RP RP RPG RP RP RP SUSTeK OMPUTER IN. GNT# H H L.KOHM.KOHM.KOHM.KOHM.KOHM.KOHM.KOHM.KOHM 00H GNT# H L H uffer to Reduce Loading on PLT_RST#.KOHM 0.KOHM 0.KOHM 0.KOHM 0.KOHM 0.KOHM 0.KOHM 0.KOHM KOHM 0.KOHM 0.KOHM 0.KOHM 0.KOHM 0.KOHM 0.KOHM 0.KOHM 0 +VS S-IHM() aron Tsao ate: Friday, March, 00 Sheet of.g

17 +VS 0//0, refer ZJ R.0 to delete and change net name from VRMPWRG to VRM_PWRG. S_SM_LK S_SM_T [] SYS_RESET# R 0KOhm STP_PI# STP_PU# [] R_REER_EN# Isolate alert# signal from thermal I [] THRM_LERT# [,,] VRM_PWRG S_SM_LK [] S_SM_T [] R 0KOhm T [] PM_MUSY# [] STP_PI# [] STP_PU# [,] PIE_WKE# [] INT_SERIRQ R0 /X r00 R 0Ohm [] Wireless_LE [] EXTSMI# S_SM_LK S_SM_T LINKLERT# SM_LINK0 SM_LINK RING# S_SPKR T SUS_STT# N/ SM_LERT# R_REER_EN# MOEM_EN PM_LKRUN# P_I P_I THRM_LERT#_S VRM_PG 0 F E G U F0 H F0 E U SMLK SMT LINKLERT# SMLINK0 SMLINK RI# SPKR SUS_STT# SYS_RST# GPIO0/M_USY# SMLERT#/GPIO GPIO/STPPI# GPIO0/STPPU# GPIO GPIO GPIO GPIO/LKRUN# IHM WLN_LE WLN T High v SM GPIO/Z_OK_EN# GPIO/Z_OK_RST# WKE# SERIRQ THRM# VRMPWRG GPIO GPIO GPIO SYS GPIO Power MGT locks ST GPIO GPIO v GPIO/ST0GP GPIO/STGP GPIO/STGP GPIO/STGP LK LK SUSLK SLP_S# SLP_S# SLP_S# PWROK GPIO/PRSLPVR TP0/TLOW# PWRTN# LN_RST# RSMRST# GPIO GPIO0 GPIO GPIO GPIO GPIO GPIO GPIO GPIO GPIO GPIO F H H E 0 F Y E0 0 F E R E R 0 0 E0 GPIO GPIO GPIO P_I0 SUSLK ST_ET#0 GPIO GLN_OFF _S# MINIR_EN# GPIO GPIO N/ SIMR_IN# [] PM_PRSLPVR [] WLN_ON# [] K_SI# [] GPIO Internal PU 0K For +.V IMM Power +VSUS T0 N/ T PM_PWROK [,] PM_TLOW# [] PM_PWRTN# [] PLT_RST# [,,,] PM_RSMRST# [,] LK_REF_IH [] LK_M_US [] PM_SUS# [] PM_SUS# [] Int P.U GLN_OFF +.V_SEL# [] MER_EN [] R GLN_OFF R WLN_ON# o Not /G Stuff 0Ohm /WIFI or /G/X GPIO +VS R SR 0KOhm 0Ohm GPIO WLN_ON#_G_OFF [] S /X Q /X G S T_IS# [] THRO_PU [] +VSUS High High Low v x x x v x R0 0KOhm R 0KOhm RING# SYS_RESET# [] GLN_OFF MINIR_EN# WLN_ON# MOEM_EN RN 0KOhm 0KOhm RN SRN 0KOhm 0KOhm SRN Q +VSUS +VS P_I[:0] 000: R.0 P_I P_I P_I0 +VS R 0KOhm R0 0KOhm R 0KOhm R.0 for EST "" S_SM_LK +VS S_SM_T UMKN Q UMKN VRM_PWRG SM_LK [,] SM_T [,] N/ T SM_LK SM_T R_REER_EN# SM_LERT# RN SRN 0KOhm SM_LINK0 0KOhm RN 0KOhm SM_LINK RN 0KOhm ST_ET#0 PM_TLOW# _S# LINKLERT# RN.KOhm RN.KOhm RN.KOhm RN.KOhm RN 0KOhm RN 0KOhm SRN 0KOhm RN 0KOhm S_SM_LK S_SM_T +VSUS +VSUS +VSUS MER_EN PIE_WKE# THRM_LERT#_S INT_SERIRQ PM_LKRUN# VRM_PWRG GPIO GPIO GPIO GPIO PM_PWROK R 0KOhm R 0KOhm R +VS +VSUS Energy Star RN 0KOhm RN 0KOhm RN0 0KOhm RN 0KOhm RN0 0KOhm RN0 0KOhm RN0 0KOhm RN 0KOhm MOhm +VS R R R /X r00 /X r00 /X r00 P_VI : PROJET OE S_SPKR SR /X [] L_EN K_SI# EXTSMI# GPIO RN 0KOhm SRN 0KOhm SRN 0KOhm RN 0KOhm GPIO R /X r00 00H ustom PM_RSMRST# R0 MOhm R.G SUSTeK OMPUTER IN 00H S-IHM() aron Tsao ate: Friday, March, 00 Sheet of.g

18 ST Type GROUP GROUP SWP R onn. Height=.0mm R.G M M change to 00 uf Friday, March, 00 SUSTek omputer IN. R SOIMM.G 00H aron Tsao 00H ate: Sheet of M_M M_M M_M M_M M_M M_M0 M_M M_M M_M M_M M_M M_M0 M_M M_M M_ M_0 M_ M_M0 M_M M_M M_M M_M M_M M_M M_M M_QS0 M_QS M_QS M_QS M_QS M_QS M_QS M_QS M_QS#0 M_QS# M_QS# M_QS# M_QS# M_QS# M_QS# M_QS# M_Q0 M_Q M_Q M_Q M_Q M_Q M_Q M_Q M_Q M_Q M_Q M_Q M_Q M_Q0 M_Q M_Q M_Q M_Q M_Q0 M_Q M_Q M_Q M_Q M_Q M_Q M_Q M_Q M_Q M_Q M_Q M_Q0 M_Q M_Q M_Q M_Q M_Q M_Q M_Q M_Q M_Q M_Q0 M_Q M_Q M_Q M_Q M_Q M_Q M_Q M_Q M_Q M_Q0 M_Q M_Q M_Q M_Q M_Q M_Q M_Q M_Q M_Q M_Q0 M_Q M_Q M_Q SM_T SM_LK R_VREF R_VREF SM_LK [,] SM_T [,] M_OT [,] M_OT0 [,] M_S#0 [,] M_S# [,] MLK_R0 [] MLK_R0# [] MLK_R [] MLK_R# [] M_KE0 [,] M_KE [,] M_S# [0,] M_RS# [0,] M_WE# [0,] M_Q[:0] [0] M_QS[:0] [0] M_QS#[:0] [0] M_M[:0] [0] M_M[:0] [0,] M_[:0] [0,] +.V +VS +.V +.V +.V +VS MR KOhm /IMM M 0.UF/.V /IMM M0 0.UF/.V /IMM MR KOhm /IMM M UF/.V /IMM IMM R_IMM_00P /IMM /P 0 S0# S# K0 K0# K K# KE0 KE S# RS# WE# S0 S SL S OT0 OT M0 M M M M M M M QS0 QS QS QS QS QS QS QS QS#0 QS# QS# QS# QS# QS# QS# QS# Q0 Q Q Q Q Q Q Q Q Q Q0 Q Q Q Q Q Q Q Q Q Q0 Q Q Q Q Q Q Q Q Q Q0 Q Q Q Q Q Q Q Q Q Q0 Q Q Q Q Q Q Q Q Q Q0 Q Q Q Q Q Q Q Q Q Q0 Q Q _ Q M /IMM/X IMM R_IMM_00P /IMM V V V V V V V V V V0 V V VSP N N N N NTEST VREF 0 VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS0 VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS0 VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS0 VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS0 VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS0 VSS VSS VSS VSS VSS VSS VSS NP_N NP_N M UF/.V /IMM M0 0UF/.V /IMM M /IMM/X M 0.UF/.V /IMM

19 M_M[:0] [0,] M_[:0] [0,] +VTT_R [0,] [0,] [0,] [,] [,] [,] [,] [,] [,] M_S# M_RS# M_WE# M_S#0 M_OT0 M_KE0 M_KE M_S# M_OT M_M0 M_M M_M M_M M_M M_M M_M M_M M_M M_M M_M0 M_M M_M M_M M_0 M_ M_ MRN OHM MRN OHM /IMM MRN OHM /IMM M 0.UF/.V /IMM MRN OHM /IMM MRN OHM M 0.UF/.V /IMM /IMM MRNF OHM /IMM MRNH OHM /IMM MRNG OHM /IMM 0 /IMM MRNG OHM 0 MRNH OHM /IMM MRN OHM /IMM MRNF OHM M 0.UF/.V /IMM /IMM MRN OHM /IMM M 0.UF/.V /IMM MRNF OHM /IMM MRN OHM /IMM MRN OHM /IMM /IMM MRN OHM MRN M0 0.UF/.V /IMM OHM /IMM MRNE M 0.UF/.V /IMM OHM /IMM MRN OHM /IMM M 0.UF/.V /IMM MRNH OHM /IMM MRNG OHM /IMM 0 MRNE OHM /IMM MRNE OHM /IMM /IMM MRN Ohm M 0.UF/.V /IMM MRN /IMM Ohm MRN /IMM Ohm MRN /IMM Ohm /IMM 00H SUSTek omputer IN. 00H R_Termination aron Tsao ate: Friday, March, 00 Sheet of.g

20 [] RT_RE [] RT_GREEN [] RT_LUE VR 0Ohm % /VG VR 0Ohm % /VG VL 0.0uH /VG.PF/0V /VG VL 0.0uH /VG.PF/0V /VG RT_RE_ON.PF/0V /VG RT_GREEN_ON.PF/0V /VG RT_LUE_ON 0.PF/0V /VG +V_RT +VS +VS VR 0Ohm r00_h 0.UF/V /VG /VG VRN.KOhm /VG VRN.KOhm /VG +V_RT_R _T _LK F./V /VG +V_RT_F 0 FSJTP /VG +V_RT +VS VRN.KOhm /VG _T_ON /VG/X RT_HSYN_LS RT_HSYN_ON +V_RT RT_VSYN_LS PF/0V /VG RT_VSYN_ON PF/0V /VG for E measurement +VS /VG 0.UF/.V +VS +VS VR /VG/X +VS VR 0Ohm /VG V_SYN _LK_ON RT_VSYN_ON RT_HSYN_ON _T_ON MINI_VG 0 0 NP_N P_ P_ 0 P_ NP_N P_ P_ P_ OKING_ON_P /VG RT_RE_ON RT_GREEN_ON RT_LUE_ON +V_RT _LK_ON /VG/X +VS RT_RE RT_GREEN RT_LUE V_SYN PV00 /VG/X RT_HSYN [] RT_VSYN_LS RT_VSYN [] _T_ON _LK_ON RT_HSYN_LS _T [] _LK [] VRN.KOhm /VG VR0 0Ohm % /VG VL 0.0uH /VG.PF/0V /VG /VG/X VU V_SYN V_VIEO VIEO_ VIEO_ VIEO_ V_ YP IPZ /VG SYN_OUT SYN_IN SYN_OUT SYN_IN _OUT _IN _IN _OUT 0 00H Onboard VG SUSTek omputer IN. aron Tsao 00H.G ate: Friday, March, 00 Sheet 0 of

21 [] L_EN [] LKLT_EN L_EN [] L T [] L LK [] L_KOFF# L LK L T L_LKP L_LKN TW /LVS L_TP L_TN L_TP L_TN L_TP0 L_TN0 [] LV_EN L_EN [] [] [] [] [] [] [] [] VR0 0KOhm /LVS E 0PF/V /LVS E 0PF/V /LVS V 0PF/V /LVS V 0PF/V /LVS V 0PF/V /LVS V 0PF/V /LVS V 0PF/V /LVS V 0PF/V /LVS V 0PF/V /LVS V 0PF/V /LVS [] VR LKLT_TRL L_LKP L_LKN L_TP L_TN L_TP L_TN L_TP0 L_TN0 +VS +VS L_EN 0Ohm /LVS LV_EN_R E LVS_ON /LVS/X WTO_ON_0P /LVS SIE SIE SIE SIE SIE +VS UF/0V /LVS R.G L_EN E /X LV_EN_R [] [] [] [] [] [] [] LKLT_TRL L_LKP L_LKN L_TP L_TN L_TP L_TN [] L_TP0 [] L_TN0 [] L T [] L LK E0 /X +VS L_EN LV_EN_R +VS LVS_ON /LVS/X SIE NP_N SIE SIE SIE SIE SIE NP_N SIE +V LI# /LVS/X +V VR /LVS/X r00 V /LVS/X LI_E# [] 0UF/.V /LVS +V 0 0.UF/.V /LVS LI_E# U V Output E--F /LVS hange to 0G0000 for cost issue 00H SUSTek omputer IN. 00H LVS onn_li aron Tsao ate: Friday, March, 00 Sheet of.g LI_E#

22 00H SUSTek omputer IN..G Module & External ntenna aron Tsao 00H ate: Friday, March, 00 Sheet of.g

23 M_PIE_WKE# T_PRIORITY H_T [] LK_PIE_MINIR# [] LK_PIE_MINIR [] PIE_RXN [] PIE_RXP [] PIE_TXN [] PIE_TXP M_PIE_WKE# [] LK_PIE_MINIR# [] LK_PIE_MINIR +.VS m WR00 /G W 0UF/.V c00 /WIFI +VSUS PQ UMKN /WIFI +VS_G_R WR /G W 0.UF/.V /WIFI WR /G PIE_WKE# [,] W 0.UF/.V /WIFI W W MINIR use G0000K,H=mm WLN_ON_G_OFF# +VSUS 0 m MINIR WKE# Reserved Reserved LKREQ# REFLK- REFLK+ Reserved/UIM_ Reserved/UIM_W_ISLE# PERST# PERn0 +.Vaux PERp0.V_ SM_LK PETn0 SM_T PETp0 0 US_- Reserved US_+ Reserved Reserved LE_WWN# Reserved LE_WLN# Reserved LE_WPN# Reserved.V_ Reserved Reserved0.V_ MINI_PI_LTH_P /WIFI W UF/0V /WIFI WQ N00 /WIFI /WIFI/X /WIFI/X.V_.V_ UIM_PWR UIM_T UIM_LK UIM_RESET UIM_VPP NP_N NP_N G S TN/ VS_G_R +.VS +VSUS WLN_ON#_G_OFF [] USIM_PWR USIM_T USIM_LK USIM_RESET WLN_ON_G_OFF# MSM_LK MSM_T USPN USPP LE_GLN# LE_WLN# G_PWR_SEL WR 0Ohm /WIFI [] [] +VS_G +VS_G_R US_PP US_PN +VS G_PWR_SEL [0] PLT_RST# [,,,] T o N/Not Stuff T N/ WR /G WR 0Ohm /WIFI r00_h +VS_G_R +VS_G_R [,,,] PLT_RST# H for ttena WR WR WR /G r00 /G r00 0Ohm /WIFI 0OHM WRN /WIFI WR 0Ohm /WIFI WL /WIFI/X 0OHM WRN /WIFI USPP USPN USIM_PWR SM_LK [,] SM_T [,] W0 /WIFI/X USIM_RESET USIM_LK USIM_T luetooth [] T_IS# W00 c00 /G/X P Near SIM Socket USIM_PWR USP USN T_PRIORITY H_T W /G W /G W /G W /G +VS MINI R NUT(.mm) * H Reserve H H for Factory ug +VS WR /T/X r00 0 /WIFI WR /G T LT_ON 0 WTO_ON_P G000 /T H USIM_PWR [] USIM_RESET [] USIM_LK [] USIM_T [] 0 /WIFI SIMR_IN# [,] W UF/0V /WIFI +VS_G_R 0 m W0 0UF/.V c00 /WIFI W UF/0V /WIFI W 0.UF/.V /WIFI W c00 /WIFI/X [] [] US_PN US_PP 0OHM WRN /T WL /T/X 0OHM WRN /T USN USP R.G T on. change to pin connector 00H SUSTek omputer IN. 00H -Mini WiFi + G + T ate: Friday, March, 00 Sheet of Minicard aron Tsao.G

24 00H SUSTek omputer IN 00H R aron Tsao ate: Friday, March, 00 Sheet of.g

25 00H SUSTek omputer IN. 00H RJ aron Tsao ate: Friday, March, 00 Sheet of.g

26 E E Naming Rule: I:IU? R:IR? :I? L:IL? 00H SUSTek omputer IN. 00H G-Sensor aron Tsao ate: Friday, March, 00 Sheet of.g

27 +VSUS +V_US +V_US_ON F L0./V /US [] US_O# 0Ohm/00Mhz /US R KOHM /US Energy Star.G change US con. to G000 [] US_PN [] US_PP 0OHM RN0 /US L /US/X 0OHM RN0 /US USPN USPP USPN I/O 0 R KOhm /US I/O V +V_US_ON +V_US_ON + E 00UF/.V /US c c00 /US/X 0.UF/V /US USPN USPP change from IP to SM.G change E E E to POSP, 00uF/.V US P_ P_ US_ON_XP /US USPP I/O I/O /US/X USPN.PF/0V /US USPP.PF/0V /US 00H SUSTek omputer IN. 00H US Port aron Tsao ate: Friday, March, 00 Sheet of.g

28 00H SUSTek omputer IN. 00H amera Power aron Tsao ate: Friday, March, 00 Sheet of.g

29 00H SUSTek omputer Inc. 00H U- aron Tsao.G ate: Friday, March, 00 Sheet of

30 00H SUSTek omputer Inc. 00H L- aron Tsao.G ate: Friday, March, 00 Sheet 0 of

31 .G add PWR LE and harge LE MI able length should be less 0cm hange R R R to 0 Ohm 00H SUSTek omputer Inc. 00H L- aron Tsao.G ate: Friday, March, 00 Sheet of

32 +V O 0UF/.V /E O 0.UF/.V /E O 0.UF/.V /E O 0.UF/.V /E +V OL 0Ohm/00Mhz /E +V_E O 0.UF/.V /E +V O 0.UF/.V /E OR 00KOhm /E [] FORE_OFF# O UF/0V /E OU OUT V N RNV-TR-F /E +V E_RST# O0 0.UF/.V /E SM_LK SM_T OR.KOhm /E OR.KOhm /E +V +V [] INT_SERIRQ [,] LP_FRME# [] LK_PI_E [] HRGE0_LE# [] [] [] [] R_IN# K_SI# 0GTE PI_RST# LP_[:0] [,] LP_0 LP_ LP_ LP_ E_RST# 0 0 OU SERIRQ LFRME# PILK GPIO/LKRUN# L0 L L L GPIO0/KRST# GPIO0E/SI# GPIO00/G0 GPIO0/PIRST# ERST# LP I/F V V V V V V V V/ V +V +V_E LP_FRME# E0 /E/X T N/ _OK SM_LK SM_T TP_LK TP_T T_IN _OK PM_SUS# PM_SUS# ORN 0KOhm ORN 0KOhm /E ORN 0KOhm /E ORN 0KOhm /E /E ORN 00KOhm ORN 00KOhm /E ORN 00KOhm /E ORN 00KOhm /E /E +V +V [] [] [] aps_le# KSO[:0] KSO0 KSO KSO KSO KSO KSO KSO KSO KSO KSO KSO0 KSO KSO KSO KSO KSO OT N_KSO OT N/ N_KSO N/ KSI0 KSI KSI KSI KSI KSI KSI KSI[:0] KSI OT0 NUM_LE# N/ aps_le OT SRL_LE# N/ OT OT N/ OT N/ OT N/ N/ [] TP_LK [] TP_T L_SL L_S L_S L_VSYN K0QF /E PS I/F OR.G For Hotkey debounce HOTKEY_SW0# - HOTKEY_SW# internal PU GPIO0/KSO0/TP_TEST GPIO/KSO/TP_PLL GPIO/KSO GPIO/KSO/TP_ISP GPIO/KSO GPIO/KSO GPIO/KSO Key Matrix GPIO/KSO Scan GPIO/KSO GPIO/KSO GPIO/KSO0 GPIO/KSO GPIO/KSO GPIO/KSO GPIOE/KSO GPIOF/KSO/E_RX(ISP) GPIO/KSO GPIO/KSO GPIO0/KSI0/E_TX(ISP) GPIO/KSI GPIO/KSI GPIO/KSI GPIO/KSI GPIO/KSI GPIO/KSI GPIO/KSI GPIO/NUMLE# LE GPIO/ETMR/PSLE# GPIO/EINT0/SRLE# GPIO/PSLK/P0_LK GPIO/PST/P0_T GPIO/PSLK GPIO/PST GPIOE/PSLK GPIOF/PST GPI/0 GPI/ GPI/ GPI/ GPO GPIO0F/PWM0 PWM GPIO0/PWM / GPIO/PWM FN GPIO/PWM GPIO/FNPWM GPIO/FNPWM GPIO/FNF GPIO/FNF GPO GPO GPOE GPOF GPXIO00/SIS# GPXIO0/SILK GPXIO0/SIO XIOGPXIO0 GPXIO0 GPXIO0 GPXIO0 GPXIO0 GPXIO0 GPXIO0 GPXIO0 GPXIO GPXIO0/SII GPXIO GPXIO XIO GPXIO GPXIO SM_LK GPXIO [,] SM_LK SM_T GPIO/SL GPXIO [,] SM_T GPIO/S SM US GPXIO [] SM_LK GPIO/SL [] SM_T 0 GPIO/S Thermal Sensor HSW0# SPI R#/SPII GPIO0 WR#/SPIO 0 [] TP_EN# I/F GPIO0/GPWU GPIO/SPILK [] EXTSMI# GPIO0 SELMEM#/SPIS# [] LI_E# N_GPIO0 GPIO0/GPWU OT OT N_GPIO0 GPIO0/ES_LK N/ HOTKEY_SW# GPIO0/ES_T N/ 0 OT GPIO0 GPIO URT GPIO/E_TX [] PWR_SW_E# N/ GPIO GPIO/E_RX [] _OK GPIO0 [] E_RSMRST# GPIO GPIO/SPILKI/TEST_LK [] T_IN GPI GPI GPIO0/SELIO# XLK XLKI HRGE_LE# XLKO [] HRGE_LE# 0 GPIO/ES# [,] PWR_LE_UP HOTKEY_SW# GPIO/ETMR0/WT_LE# OT0 INTERNET# GPIO/EINT VR N/ GPIO/XLKK OT N/ T_IHG T_ONFIG T_SENSE L_PWM_ MIL_LE# PM_PWRTN# [] OT FN_PWM N/ OT FN0_PWM [] FN_TH N/ FN0_TH [] OT L_KOFF# N/ O [] SPI_MOE# VSUS_ON_R T_LERN N_GPXIO SPI_LK_R E_TX E_RX N_GPIO K_XLKI K_XLKO K_VR PM_TLOW# [] O [] OT N/ OR 0Ohm /E SUS_ON [,0] PU_VRON [,] SUS_ON [,,,0] E_PWROK [] PM_LEVELOWN# [,,,,] HG_EN# [] PS-ON [] SPI_WP# [] OP_S# [] T_LERN [] OT o N/Not Stuff OT o N/Not Stuff OT N/ THRO_PU [] PM_SUS# [] PM_SUS# [] VRM_PWRG [,,] VSUS_PWRG [,] OR 0Ohm /E SPI_O [] SPI_I [] SPI_LK [] SPI_S# [] O T /E/X N/T N/ OT N/ O UF/0V /E OT N/ OT N/ L_KOFF# [] VSUS_ON [] SPI_I SPI_S#.G For Hotkey debounce [] HOTKEY_SW0# TP_EN# OR 0KOhm /E O O0 /RF/X /RF/X OR Ohm /E Energy Star +V 00H SUSTek omputer IN. HSW0# PM_LEVELOWN# E_RST# PI_RST# SPI_MOE# O /E/X O OR 00H OR 00KOhm /E OT N/ OR /E/X OR0KOhm /E /E/X.KOhm /E OR0 E_ENE K0 aron Tsao ate: Friday, March, 00 Sheet of K_XLKI PF/0V /EO OX.Khz /E +V +V /E/X K_XLKO PF/0V O /E.G

33 +VSUS [,] VSUS_PWRG [] E_RSMRST# O TW /E OR 0KOhm /E PM_RSMRST# [,] +VS OR 0KOhm /E [,] VSUS_PWRG [] E_PWROK O TW /E PM_PWROK [,] 00H SUSTek omputer IN. 00H E ate: Friday, March, 00 Sheet of aron Tsao.G

34 +V For ebug R /SW/X PWRTN# T N/ for TS PWRTN# [] R Ohm /SW +V R /SW/X PT0 N/ PWR_SW# [] LP_[:0] [,] LP_0 [,] LP_0 LP_ [,] LP_ LP_ [,] LP_ LP_ [,] LP_ [,] LP_FRME# [,] LK_PI_IH +VS 0 EUG_ON SIE 0 SIE /ebug +VS /EUG/X prevent system power on when L close /SW/X ebug ard cable use Z Touch Pad cable, P/N: G0, G00, G0 G0, G0 TP_EN# [] HOTKEY_SW0# [] SW NP_N NP_N SW_P /SW _JK_IN IN_ IN _PWR P_ P_ P_ P_ NP_N T T IN_ L 0Ohm/00Mhz / /_OK_IN SPI_WP# SPI_HOL# +V R 0KOhm /SPI R 0KOhm /SPI +V SPI_O 0.UF/0V /SPI /RF/X +V [] [] [] SPI_S# SPI_O SPI_WP# SPI_HOL# SPI_LK [] SPI_I [] 00H SUSTek omputer IN. 00H _Switch_SPI _ITP_ebug aron Tsao ate: Friday, March, 00 Sheet of.g /X SW NP_N NP_N /X SW_P /SW L 0Ohm/00Mhz / 0.UF/V c00 / _POWER_JK_P / change from IP to SM 0 0 0UF/V PSMJ0 c0_h / / UF/V / 0.UF/V c00 / U E# V SO HOL# WP# SK SI SSTVF00 /SPI

35 SM_LK SM_T /Thermal/X /Thermal/X +V_THRM +VS R 0Ohm /Thermal 0.UF/.V /Thermal [] SM_LK [] SM_T [] THRM_LERT# U SLK ST LERT# S00EP /Thermal V + - T_RIT# +V_THRM PM_THERM# H_THERM [] H_THERM [] H_THERM H_THERM 000PF/0V /Thermal +V_THRM +VS U use 0G0000, second source 0G0000 R PM_THERM# /Thermal/X FORE_OFF# [] R o Not r00 Stuff /Thermal/X +VS +VS [] FN0_TH R.KOhm % /FN RN.KOhm /FN RN.KOhm /FN FN_TH /FN/X +VS FN SIE SIE Wto_ON_P /FN 0 0UF/.V c00 /FN 0.UF/V /FN +V +VS hange to G000(The sam as other EP) [] FN0_PWM RN.KOhm /FN RN.KOhm /FN Q PMS0 E /FN FN_PWM /FN/X 00H SUSTek omputer IN. 00H Thermal Sensor_FN aron Tsao ate: Friday, March, 00 Sheet of.g

36 +VS L 0Ohm/00Mhz /TP +V_TP 0.UF/V /TP For Touch-Pad For Keyboard onnector KSO[:0] [] KSI[:0] [] K /X KSO [] TP_LK [] TP_T TP_T TP_LK [] USIM_PWR [] USIM_RESET [] USIM_LK [] USIM_T [] SIMR_IN# +V_TP P00 R.0G KSO KSO KSO KSO KSO KSO KSO0 K /X KSO K /X KSO0 0.UF/V /TP E 0PF/V E 0PF/V 0 TOUH_P SIE 0 SIE ZIF_ON_P G00S /TP K /X K /X K /X K /X K /X K0 /X K KSO /X KSI For assembly direction, K pin to K conn. pin KSI KSI KSI0 K 0 SIE 0 SIE 0 0 KSO KSO0 KSO KSO KSO KSO KSO KSO KSO KSO0 KSO KSI KSI0 KSI KSI KSI KSI KSI KSI KSO KSO KSO KSO KSO KSI KSI K KSO KSI KSI KSO KSO KSO KSO /X FP_ON_P /K 00H SUSTek omputer IN. 00H K_Touch Pad aron Tsao ate: Friday, March, 00 Sheet of.g

37 .G change to EVERLIGHT for HRGE LE Height:0.mm for POWER LE White for FLSH LE White PWR_LE- FLSH_LE- [,] PWR_LE_UP PT Q UMKN /LE +VS R0 0KOhm /LE Q UMKN FLSH_LE# /LE FLSH_LE HRGE_LE- HRGE0_LE- hange LE resistor to 0 Ohm, about m for WIFI/lueTooth LE White +VSUS [] HRGE0_LE# HRGE0_LE PT Q UMKN /LE aps_le- Wireless_LE- FLSH_LE- HRGE_LE- HRGE0_LE- PWR_LE- +VS +VSUS +VSUS [] Wireless_LE S GPIO Wireless_LE- Q UMKN Wireless_LE /LE +VSUS HRGE_LE 0.UF/V /udio for aps Lock LE White [] HRGE_LE# aps_le- +VS R0 0KOhm /LE aps_le Q UMKN /LE Q UMKN /LE R0 0KOhm /LE Q UMKN /LE 0 LE_ON 0 SIE SIE R0 0KOhm /LE Q UMKN /LE Q UMKN /LE WTO_ON_0P /LE [] S_STLE# TW /LE FLSH_LE# R0 0KOhm /LE +VS [] aps_le# Q UMKN /LE R0 0KOhm /LE From E PSLE# 00H SUSTek omputer IN. 00H LE Kenneth_Hung ate: Friday, March, 00 Sheet of 0.G

38 00H SUSTek omputer IN. 00H ischarge aron Tsao ate: Friday, March, 00 Sheet of.g

39 PWR oard/st/ln/us onnector [] P_ST_RXP0 [] P_ST_RXN0 [] P_ST_TXN0 [] P_ST_TXP0 I 0.0UF/V [,] PIE_WKE# /ST I 0.0UF/V I 0.0UF/V /ST /ST T VSUS_ON [] LK_PIE_LN [] LK_PIE_LN# [] PIE_RXP [] PIE_RXN [] PIE_TXN [] PIE_TXP [] US_PN [] US_PP [] US_PN [] US_PP [] US_PN [] US_PP [] LK_M_REER [,] _Z_ITLK [] _Z_SYN [] _Z_SIN0 [] _Z_SOUT [] _Z_RST# [] MER_EN [] R_REER_EN# [,] PWR_LE_UP [] OP_S# [] US_O# [] PWRTN# [,,,] PLT_RST# [] P_V_EN_0 [] VSUS_ON [,,,,] PM_LEVELOWN# [,] VSUS_PWRG [,,,0] SUS_ON I 0.0UF/V /ST ST_RXP0 ST_RXN0 ST_TXN0 ST_TXP0 to TO_ON_0P /to VS +VS +VSUS +VSUS +VS +V _T_SYS SW _T_IN# _SM_LK _SM_T L L L L only for S0 SP and SP 0Ohm/00Mhz /T0Ohm/00Mhz /T0Ohm/00Mhz /T T_IN# [] SM_LK [,] SM_T [,] T T IN 0.UF/V c00 /T /T/X 00PF/0V /T /T/X 0 00PF/0V /T /T/X [] P_V_EN_0 G S Q /T/X [] T_EN# R o Not /T/X Stuff r00 R r00 /T/X TT_SWITH_P /T ON R 0Ohm r00 /T R KOhm /T SW IP_SWITH_P /T 0UF/.V /T T _SM_LK _SM_T _T_IN# 0.UF/V c00 /T 0 TT_ON WTO_ON_0P /T 00H SUSTek omputer IN. 0 _PWR oard/st/ln/us onnector aron Tsao 00H +VS I /US_PWR/X ate: Friday, March, 00 Sheet of.g

40 H NP_N +.VS E /X /X +VS E /X +VS E /X +VS E /X +VS E /X +VS E /X H NP_N H0 0N 0N s00 s00 /PU /PU NP_N H H H +VS E00 +.VS _T_SYS E /X +VS +VSUS +VS +VSUS +VS +VSUS +.VS +Vccp E E E /X E /X /X +VS E /X /X +VSUS /X H H +Vccp 0 0.UF/.V +Vccp 0.UF/.V +VS 0.UF/0V +VS 0.UF/0V +VS 0.UF/0V NP_N NP_N +VS +VS +VS +VS /X /X 0.UF/0V 0.UF/.V 0.UF/.V 0.UF/.V +VSUS 0 0.UF/0V +VSUS 0.UF/.V +VSUS 0.UF/.V +.V 0.UF/.V R.G hange +.VS 0.UF/.V +.VS 0.UF/.V +V 0.UF/.V +V 0.UF/.V +V 0.UF/.V 00H SUSTek omputer IN. 00H Srew Hole aron Tsao ate: Friday, March, 00 Sheet 0 of.g

41 [,] _Z_ITLK E 0PF/V EP /X.G For ES _T_SYS E0 00PF/V +VS [,] VORE_V_SENSE [,] VORE_VSS_SENSE [,] H_PURST# +VS 0 0.0UF/0V +VS 0.UF/.V +VS 0.UF/.V E /X E /X E0 /X _T_SYS E 00PF/V +Vccp +VS 0.UF/.V +VSUS 0.UF/.V [] RTRST# [,] PM_RSMRST# [,] PM_PWROK E /X E /X E /X +VTT_R E 0.UF/.V +V +V _T_SYS E 0.UF/.V 00PF/V +VS _T_SYS E 0.UF/0V 00PF/V _T_SYS E 00PF/V _T_SYS E 00PF/V +.V +VTT_R E 0.UF/.V _T_SYS +.VS E +VS +.V E 0.UF/0V 00PF/V +VSUS +.V E 0.UF/.V E 0.UF/0V +VSUS +VS _T_SYS E E /X 00PF/V T +VS +VSUS E 0.UF/.V E /X +V _T_SYS E 00PF/V _T_SYS E 00PF/V _T_SYS E 00PF/V _T_SYS E 00PF/V +VS +VSUS +VS +VSUS E E 0.UF/.V 0.UF/.V +VS E 0.UF/.V +VSUS +VS E0 0.UF/0V +VSUS +VS E 0.UF/.V +VS E0 0.UF/.V +VS E 0.UF/.V +VS E 0.UF/.V +VS E 0.UF/.V +VSUS +VSUS E 0.UF/.V +VSUS +Vccp E 0.UF/.V +.VS E 0.UF/.V +VSUS E /X +VSUS E /X +VSUS E /X +.V E 0.UF/.V _T_SYS E 00PF/V +.VS +VS E +VSUS E +Vccp E0 /X 0.UF/.V 0.UF/.V 00H SUSTek omputer IN. 00H EMI aron Tsao ate: Friday, March, 00 Sheet of.g

42 /_OK_IN TSEL_P#, PREHG, T_LERN, HG_EN# M (ontrollor) _PR_U_0 T HG_OK#_0 SI (SWITH) SIN SWITH _T_SYS _T_SYS RT0 (ontroller) VSUS_ON Power oard +VSUS() +V (0.) +VSUS() SUS_ON SUS_ON RJK0 (SWITH) RJK0 (SWITH) Power oard +VS +VS (0.) () up +.VS (0.) +V (0.) Power oard up +V_E (0.) Power oard UP (ontroller) +.V () UP VTT_R(0.) SUS_ON (0.) + +.V_PLL RT0PQW (ontroller) +.VS () RT0PQW (ontroller) +VP(.0V) (.) PU_VRON VR_VI0~VR_VI, PU_VRON, VP_PWRG, VORE_VSENSE,VORE_VSSSENSE P (ontrollor) +VORE () VRM_PWRG, LK_EN# 00H SUSTek omputer IN. 00H Power Flow aron Tsao ate: Friday, March, 00 Sheet of.g

CPU Intel Penryn (Socket P) 3,4. FSB 800/1067 MHz. Cantiga GM LVDS. Panel CRT VGA. x4 DMI. 34 x 34mm 1329 FCBGA HDMI 10~15 DMI X4.

CPU Intel Penryn (Socket P) 3,4. FSB 800/1067 MHz. Cantiga GM LVDS. Panel CRT VGA. x4 DMI. 34 x 34mm 1329 FCBGA HDMI 10~15 DMI X4. NOTE " UM lock iagram 00/0/ PU Intel Penryn (Socket P), FS 00/0 MHz Thermal Sensor G0 FN 0 0 LOK GEN. ISLPRSGLFT RII SOIMM, RII antiga GM x MI LVS VG Panel RT RII SOIMM, RII x mm FG HMI LEVEL SHIFTER PERIOM

More information

T76S: MEROM/965-PM/ICH8-M/NB8M-SE BLOCK DIAGRAM

T76S: MEROM/965-PM/ICH8-M/NB8M-SE BLOCK DIAGRAM TS: MEROM/-PM/IH-M/NM-SE LOK IRM LOK EN. ISLPRLF-T R VRM*(X) Merom PE ufp FN Thermal sensor F PE PE,, PE FS 00 MHz LVS nvii NM-SE PE RT PE POWER RESTLINE PM PIE * PE ~ R-II SO-IMM R MHz VORE PE 0 SYSTEM

More information

ZC1 SYSTEM BLOCK DIAGRAM. Yonah/Merom 479 ufcpga

ZC1 SYSTEM BLOCK DIAGRAM. Yonah/Merom 479 ufcpga TVOUT TFT L Panel." WSXG+ X'TL M VI RT luetooth US US P P P P P amera Module(.M) P in ardreader (SMS ) P US US Port x US0~ P VI TVout LVS VG Media-ay O/nd H/nd attery P X'TL.MHZ lock Generator H IS0GLF

More information

CPU Thermal Sensor GMT781-1 EXT.CLOCK GEN ICS954226AG-T. 533 MHZ Memory Dual channel DDR II CHANNEL A DDR II CHANNEL B 1X PCI-E<PORT1> 2.

CPU Thermal Sensor GMT781-1 EXT.CLOCK GEN ICS954226AG-T. 533 MHZ Memory Dual channel DDR II CHANNEL A DDR II CHANNEL B 1X PCI-E<PORT1> 2. NRL lok IGRM PU YONH/MERON eleron u-fpg PIN PU Thermal Sensor GMT- EXT.LOK GEN ISG-T attery In / & harge FS RT x -SU -Pin L " Square XG RT Hx LVS MHZ N LISTOG GML R II HNNEL R II HNNEL MHZ MHZ Memory ual

More information

ZG5 NB Block Diagram

ZG5 NB Block Diagram VTERM(+0.V) VTT(+.0V) +.VSUS +.V +.VSUS +.V +.V VPU +.V +.VSUS L_.V L_V +V RT P." panel P LVS ZG N lock iagram iamondville VORE:+. ~ +0. VP:+.0V V:+.V or +.V FS GMS P, HOST P R P LVS, MI, R LK P POWER

More information

A8E/A8S Merom/GM965/PM965 BLOCK DIAGRAM CPU ... MEROM. 3,4 HOST BUS CRESTLINE GM965/PM965 11~15 X4 DMI PCI EXPRESS X1 3 3 SYSTEM

A8E/A8S Merom/GM965/PM965 BLOCK DIAGRAM CPU ... MEROM.  3,4 HOST BUS CRESTLINE GM965/PM965 11~15 X4 DMI PCI EXPRESS X1 3 3 SYSTEM E/S Merom/GM/PM LOK IGRM E Sub block iagram / OM option VI ual H. HOST US RT & TV ON LVS & INV ON VORE R SRM /MHz SYSTEM.VS &.0VS R & VTT +VO & +.VS HRGER PI ETET PROTET LO SWITH FLOWHRT VG ON US x /T

More information

SHELBY-INTEGRATED CLOCKS ICS PG 17. sdvo SI1362 PG 18 USB2.0 (P5,P6) USB2.0 (P3,P4) USB2.0 (P7) 1394 CONN PG 25 USB2.

SHELBY-INTEGRATED CLOCKS ICS PG 17. sdvo SI1362 PG 18 USB2.0 (P5,P6) USB2.0 (P3,P4) USB2.0 (P7) 1394 CONN PG 25 USB2. IMVP- PU VR PG RUN POWER SW PG UIO ST00 PG, / +V_SR +VSUS PG /TT ONNETOR TT SELETOR TT HRGER POWER / R-SOIMM PG, R-SOIMM PG, ST - H PG Internal Media ay -ROM PG S/PIF to OK PG udio Jacks PG RJ to OK PG

More information

P901 CPU CLOCK GEN ICS9LPR G NORTH SODIMM 200P BRIDGE. AZALIA CODEC Realtek ALC269 SOUTH BRIDGE MDC MINICARD. Card Reader Alcor AU6336

P901 CPU CLOCK GEN ICS9LPR G NORTH SODIMM 200P BRIDGE. AZALIA CODEC Realtek ALC269 SOUTH BRIDGE MDC MINICARD. Card Reader Alcor AU6336 0_lock iagram 0_ystem etting 0_Power equence 0_lock en_ilpr 0_iamondville_U 0_iamondville_PWR 0_N-M(HT) 0_N-M(MI) 0_N-M(RPHI) 0_N-M(R) _N-M(PWR) _N-M(PWR) _N-M() _-IHM(PWR) _-IHM() _-IHM() _-IHM() _R IMM

More information

CPU. Diamondville FCBGA437. FSB533/400MHz NORTH LVDS BRIDGE 945GSE RGB. x2 DMI SOUTH BRIDGE LPC ICH7-M. Touch Pad PCIE USB USB_P1/2/3 USB_P4 USB_P7

CPU. Diamondville FCBGA437. FSB533/400MHz NORTH LVDS BRIDGE 945GSE RGB. x2 DMI SOUTH BRIDGE LPC ICH7-M. Touch Pad PCIE USB USB_P1/2/3 USB_P4 USB_P7 0_lock iagram 0_ystem etting 0_Power equence 0_lock en_ilpr 0_iamondville_U 0_iamondville_PWR 0_N-M(HT) 0_N-M(MI) 0_N-M(RPHI) 0_N-M(R) _N-M(PWR) _N-M(PWR) _N-M() _-IHM(PWR) _-IHM() _-IHM() _-IHM() _R IMM

More information

ZH2 Block Diagram. Yonah/Merom INTEL Mobile_479 CPU. Page : 3,4. HOST BUS 533/667 MHz SDVO CALISTOGA-GM 1466 FCBGA TVOUT RGB. Page : 6 ~ 11 DMI I/F

ZH2 Block Diagram. Yonah/Merom INTEL Mobile_479 CPU. Page : 3,4. HOST BUS 533/667 MHz SDVO CALISTOGA-GM 1466 FCBGA TVOUT RGB. Page : 6 ~ 11 DMI I/F LOK GEN IS0G V /.V / 0V Page :.V / 0.V /.V Page :.V /.0V Page : Page : Page : Page : PU ORE TTERY HRGER HOST MHz/MHz PI-E 00MHz VG MHz US MHz PI MHz REF MHz VPU V_PU V_S V_S VSUS VSUS V V 0V.VSUS.V 0.VSUS

More information

TE1 Block Diagram. Intel. Merom (35W) FSB(667/800MHZ) Page 18 CRT. PCI-E 16X Lan. Crestline GM 533/ 667 MHZ DDR II. Page 5,7,8,9,10,11.

TE1 Block Diagram. Intel. Merom (35W) FSB(667/800MHZ) Page 18 CRT. PCI-E 16X Lan. Crestline GM 533/ 667 MHZ DDR II. Page 5,7,8,9,10,11. P STK UP TE lock iagram LYER : TOP LYER : S LYER : IN LYER : V LYER : IN LYER : IN LYER : S LYER : OT V_ORE HMI Page LE PNEL Page HMI RT Page 0 Transmitter Sil Page L PNEL Page LE river I Page zalia SVO

More information

Intel ECX Form Factor POC Board Based on Intel 915GM Chipset

Intel ECX Form Factor POC Board Based on Intel 915GM Chipset Intel EX Form Factor PO oard ased on Intel GM hipset TITLE OVER SHEET LOK IGRM PU K- LOK SYNTHESIZER INTEL GM GMH R SO-IMM INTEL FM IH-M IH IE,F,US,FP LVS,ST,FWH,PS/ LN(INTEL QM/ER) SUPER I/O(WHF),F,IO

More information

othan RJ lock iagram PIN (micro F-PG) P,,, w, w inch XG, SXG+ / MHz VI M/M LVS L P LVS lviso GM/PM RII / UNUFFERE RII SOIMM P Hyper memory P,, R/G/ RT PIE Lanes P R/G/ PIN (micro FG) P,,, RII / UNUFFERE

More information

F7F CPU CLOCK GEN ICS NORTH DDR2 SO-DIMM0 BRIDGE DDR2 SO-DIMM1 SOUTH BRIDGE TPM 1.2 INFINEON SLB9635 AZALIA CODEC EC ITE IT8510E MDC NEWCARD

F7F CPU CLOCK GEN ICS NORTH DDR2 SO-DIMM0 BRIDGE DDR2 SO-DIMM1 SOUTH BRIDGE TPM 1.2 INFINEON SLB9635 AZALIA CODEC EC ITE IT8510E MDC NEWCARD 0_lock iagram 0_ystem etting 0_PU-YONH(HOT) 0_PU-YONH(PWR) 0_N-M(HOT) 0_N-M(MI & F) 0_N-M(RPHI) 0_N-M(R) _N-M(PWR) _N-M(PWR) _N-M() _-IHM() _-IHM() _-IHM() _-IHM(PWR) 0_R O-IMM0 _R O-IMM _R TERMINTION

More information

MODEL REV CHANGE LIST 1 2A 2A 2A 1A 1A 2A 2A 1A 1A 2A 2A 1A 1A 1A 1A 1A 1A 1A CT3/5 MB BOARD. Page CT3/5 MB 31CT3MB CT3MB0031

MODEL REV CHANGE LIST 1 2A 2A 2A 1A 1A 2A 2A 1A 1A 2A 2A 1A 1A 1A 1A 1A 1A 1A CT3/5 MB BOARD. Page CT3/5 MB 31CT3MB CT3MB0031 MOEL REV HNGE LIST Model Page T/ M OR FROM TO T/ M TM00 TM00 PGE --- Enable LKM from clokc generator for the PLL circuit of, and disable the ocsillator circuit of PI PLL. PGE --- Remove H/W shutdown circuit

More information

VF-co-cc. F3Jr CPU CLOCK GEN. ATI M64-M or M76-M NORTH DDR2 SO-DIMM0 BRIDGE DDR2 SO-DIMM1 TPM 1.2 INFINEON SLB9635 SOUTH BRIDGE EC ITE IT8510E

VF-co-cc. F3Jr CPU CLOCK GEN. ATI M64-M or M76-M NORTH DDR2 SO-DIMM0 BRIDGE DDR2 SO-DIMM1 TPM 1.2 INFINEON SLB9635 SOUTH BRIDGE EC ITE IT8510E 0 0 0 0 0 0 0 lock iagram ystem etting * PU-YONH(HOT) PU-YONH(PWR) * N-PM(HOT) * U ONN * I ROM * LE * R Mx x Option PU YONH MEROM W W LOK EN I 0 FJr 0 0 0 N-PM(MI & F) N-PM(RPHI) N-PM(R) N-PM(PWR) 0 &

More information

P STK UP LYER : TOP LYER : SGN LYER : IN PU ORE ISL Li / lock iagram PU Penryn PU THERML SENSOR.MHz 0 LYER : IN LYER : V LYER : OT P (upg)/w LK_PU_LK,LK_PU_LK# LK_MH_LK,LK_MH_LK# REFLK,REFLK# REFSSLK,REFSSLK#

More information

MODEL REV CHANGE LIST ZL9. Preliminary Release

MODEL REV CHANGE LIST ZL9. Preliminary Release E MOEL REV HNGE LIST ZL Preliminary Release Page : dd.pf for Signal quanlity Page : dd R0 0om for UM. Page : seprate STLE# for IE interrupt. Page :add R 0ohm for M-T. Page : enlarge H,H to mm for VG sink

More information

Headers for all pins sorted by pin no. (unpopulated) TSX-1001 Cortex-M0. Oscillator 44MHz

Headers for all pins sorted by pin no. (unpopulated) TSX-1001 Cortex-M0. Oscillator 44MHz V V Way type onnector US Type onnector x.v.v Regulators Headers for all pins sorted by pin no. (unpopulated) Prototyping area with power and GNs (unpopulated) RS Transceiver US to Serial onverter Expansion

More information

FP7 (CULV) BLOCK DIAGRAM

FP7 (CULV) BLOCK DIAGRAM FP (ULV) LOK IGRM P STK UP 0 L HI TOP GN IN IN V OT PU SU00 eleron FS /00/0 P (G) 0W PGE,, PU THERML SENSOR PGE LK_PU_LK,LK_PU_LK# LK_MH_LK,LK_MH_LK# LK_PIE_VG,LK_PIE_VG#.MHz LOK GEN RTMN-0-V-GRT PGE RIII-on

More information

SVT-2 REV : 3C

SVT-2 REV : 3C / ( VRM & VR0 ) MX0 P / ( VRM ) MXETG P / ( VRM & V0R ) MX & F P / ( VM & VM ) MX0ETU PU ORE ( VPUORE ) ISL HRGER MXETI TSURUMI KVT P P P0 ( V & V & VR & VR ) P R II SOIMM0 R II SOIMM VR R_VREF V0R P,0

More information

P STK UP LYER : TOP LS lock iagram LYER : S LYER : IN LYER : IN LYER : V LYER : OT V_ORE +.V +.V +.V +.VSUS +VPU +V_S +VSUS +V +VPU +V_S +V SMR_VTERM SMR_VREF HMI Page TV-OUT Page RT Page L(WXG+.W) Page

More information

AS1117M3 or LM1117MPX-ADJ ADJ. C20 0.1uF + C56. + C57 10uF. 10 uf R K 1% R18 GND 10.0K 1%

AS1117M3 or LM1117MPX-ADJ ADJ. C20 0.1uF + C56. + C57 10uF. 10 uf R K 1% R18 GND 10.0K 1% K POWER SW JP EXTERNL POWER FUSE 0. uf VT 0 uf R SM or LMMPX-J VIN VOUT U 0.0K % J R.K % 0uF REG_V 0 0.uF REG_V J PV PV_US_TGT V_M0X POWER_SELET R0 0Ohm V to V ENTER POSITIVE.

More information

Merom. Page 3,4 HOST. 667/800MHz NORTH BRIDGE INTEL. Crestline. Page 5 ~ 10. DMI Interface SOUTH BRIDGE INTEL ICH8-M.

Merom. Page 3,4 HOST. 667/800MHz NORTH BRIDGE INTEL. Crestline. Page 5 ~ 10. DMI Interface SOUTH BRIDGE INTEL ICH8-M. MS- VER :.0 0 : LOK IRM 0 : PLTFORM 0 : Merom- (HOST US) 0 : Merom- (POWER/N) 0 : RESTLINE- (HOST US) 0 : RESTLINE- (MI/V) 0 : RESTLINE- (R) LVS 0 : RESTLINE- (POWER-) Page 0 : RESTLINE- (POWER-) 0 : RESTLINE-

More information

PCB NO. DM205A SOM-128-EX VER:0.6

PCB NO. DM205A SOM-128-EX VER:0.6 V. M0 M M M M M M M MQM0 MQS0N MQS0P M M M0 M M M M M MQM MQSN MQSP U RM R0 Q00 M0 U Q0 M T Q0 M R Q0 M U Q0 M U Q0 M T Q0 M T Q0 M T M0 M U QS0N M U QS0P M0 M W0 Q0 M W Q0 M V0 Q0 M U0 Q M W Q W Q 0 V

More information

J1B B1 B3 B5 B7 B9 B11 B13 B15 B17 B19 B21 B23 B25 B27 B29 B31 B33 B35 B37 B39 B41 B43 B45 B47 B49 B51 B53 B55 B57 VCC VCC USB_DET

J1B B1 B3 B5 B7 B9 B11 B13 B15 B17 B19 B21 B23 B25 B27 B29 B31 B33 B35 B37 B39 B41 B43 B45 B47 B49 B51 B53 B55 B57 VCC VCC USB_DET GP0 GP0 GP0 P0 GP0 GP GP GP GP GP GP GP P GP0 GP GP GP GP GP GP GP GP0 GP GP GP GP GP GP GP GP0 GP GP GP GP GP GP GP GP0 GP GP GP GP GP GP GP GP00 UINO ONE PIN EFINE GP0 GP GP GP GP GP GP GP GP0 GP GP

More information

DC/DC +3V_SRC +5VSUS PG 34 LVDS TVOUT USB2.0 (P3) USB2.0 (P2) USB2.0 (P0~P1,P4) USB2.0 (P0~P7) LAN RTL8100S PG 25 CARDBUS PC7411 PG 21,22,23

DC/DC +3V_SRC +5VSUS PG 34 LVDS TVOUT USB2.0 (P3) USB2.0 (P2) USB2.0 (P0~P1,P4) USB2.0 (P0~P7) LAN RTL8100S PG 25 CARDBUS PC7411 PG 21,22,23 E-UM ESIGN VER : RUN POWER SW PG /TT ONNETOR TT HRGER PG PG othan ( Micro-FPG) PG, / V_SR VSUS PG PU VR PG LOKS PG R-SOIMM PG, R-SOIMM PG, MHZ R I FS MHZ lviso GM/GML PG PG,,,0, LVS TVOUT VG Panel onnector

More information

Generated by Foxit PDF Creator Foxit Software For evaluation only.

Generated by Foxit PDF Creator Foxit Software   For evaluation only. I_ST I_SLK K_% R K_% R L_0 L_ L_ L_ KEY TON_STHL /F NN_ NN_ P M VS OUTL P OUTR VR MIIN VREF V HOSI LOSI R X pf LOSO.KHZ M_% pf HOSO X pf MHz HOSI 0 pf POWER Generated by Foxit PF reator Foxit Software

More information

Sapporo 1.0 BLOCK DIAGRAM

Sapporo 1.0 BLOCK DIAGRAM PU ORE.V/.V /.V/.VM VPU/VPU Sapporo. LOK IGRM P P P Merom Pins (Micro-FG) P,P PU Thermal Sensor MX P.MHz lock Generator K P.V/SMR_VTERM/SMR_VREFP TT HRGER MX/ ISHRGE VM_LN_SW/V_S/V_K/VSUS/V P V/VSUS P

More information

Penryn / Cantiga / ICH9-M

Penryn / Cantiga / ICH9-M PU THERML SENSOR.V PG RII-SOIMM RII-SOIMM 0.V_R_VTT.V_SUS.V V_R_MH_REF PG, Web am on L US V luetooth US V_SUS US PORT X US0~, V_SUS Fingerprint US O(fixed) V Internal H V.V PG PG PG PG PG PG HP SPI FLSH

More information

CD-DET TP5_CS- LCDPWR RFPWR CHPD5 GP05 GP25 RST5 L13 D12 D11 D10 LCD_MISO LCD5_MOSI LCD5_SCK SD5_CS- LCD_MISO LCD5_MOSI LCD5_SCK SD5_CS-

CD-DET TP5_CS- LCDPWR RFPWR CHPD5 GP05 GP25 RST5 L13 D12 D11 D10 LCD_MISO LCD5_MOSI LCD5_SCK SD5_CS- LCD_MISO LCD5_MOSI LCD5_SCK SD5_CS- SPST SW L 0uH.uF TP HEER NO STUFF TP 0 HEER NO STUFF TP TP pf Y.uF.uF 0 HEER NO STUFF 0 HEER NO STUFF MHz, 0ppm pf.uf (OUT) (IN) R 0K /W % 0uF OUT OUT OUT OUT KLT L 0 L_MISO L_MOSI L_SK S_S- L_S- L_- L_

More information

AS1117M3 or LM1117MPX-ADJ REG_VDD ADJ. C20 0.1uF U6. + C57 10uF R K 1% GND 3.92K 1%

AS1117M3 or LM1117MPX-ADJ REG_VDD ADJ. C20 0.1uF U6. + C57 10uF R K 1% GND 3.92K 1% K POWER SW JP EXTERNL POWER FUSE 0. uf VT + 0 uf SM or LMMPX-J REG_V VIN VOUT + 0uF 0 0.uF U R 0.0K % J R.K % REG_V J PV PV_US_TGT V_M0X POWER_SELET R0 0Ohm V to V ENTER POSITIVE.

More information

Model Name: 8I945GMF. Revision 1.0

Model Name: 8I945GMF. Revision 1.0 Model Name: IGMF SHEET TITLE Revision.0 SHEET TITLE 0 0 0 0 0 0 0 0 0 0 0 OVER SHEET LOK IGRM OM & P MOIFY HISTORY P_LG_ P_LG_ P_LG_ P_LG_,E,F,G GMH-LKEPORT_HOST GMH-LKEPORT_RII GMH-LKEPORT_PI E, MI GMH-LKEPORT_INT

More information

VM9M Block Diagram Intel UMA

VM9M Block Diagram Intel UMA hexainf@hotmail.com GRTIS - FOR FREE lock iagram Intel UM VER : F POWER /TT ONNETOR PG TT HRGER RUN POWER SW +.V_SUS/+V_SUS +V/+.V/+.V PG PG Penryn ( Micro-FPG) PG, 00/0 MHz antiga FN & THERML EM--IZL-TR

More information

core Tiny6410.sch DM9000 DM9000-etc.sch AC97 AC97-etc.sch USB HUB USB-HUB.sch Tiny6410SDK 1103

core Tiny6410.sch DM9000 DM9000-etc.sch AC97 AC97-etc.sch USB HUB USB-HUB.sch Tiny6410SDK 1103 core Tiny0.sch M000 M000-etc.sch -etc.sch US HU US-HU.sch Tiny0SK 0 M_ VV V V V V V V V V V VN VSYN VLK VUS OTGI OTGM OTGP IN0 S_LK S_n S_T0 S_T OUT0 INT INT INT RST ( 红色 ) Tiny0 Tiny0 P Power Supply S

More information

ZR1 Block Diagram PCIE. Yonah / Merom. INTEL Mobile_479 CPU. Page : 3,4. HOST BUS 667/533MHz. Calistoga 945GM / 945PM / 940GML 1466 BGA TVOUT RGB

ZR1 Block Diagram PCIE. Yonah / Merom. INTEL Mobile_479 CPU. Page : 3,4. HOST BUS 667/533MHz. Calistoga 945GM / 945PM / 940GML 1466 BGA TVOUT RGB LOK GEN IS0 Page : V /.V / 0V Page :.V / 0.V / VP Page : NVV /.V Page : PU ORE /.V Page : TTERY HRGER Page : HOST 00/MHz PI-E 00MHz VG MHz US MHz PI MHz REF MHz VPU V S SUS VSUS V V V_S 0.VSUS 0.V VP NVV.V.V

More information

SY3. BlOCK DIAGRAM. Intel. TigerPoint. Intel PineView-M VGA LCD. USB CNN x2. Bluetooth WWAN. Camera

SY3. BlOCK DIAGRAM. Intel. TigerPoint. Intel PineView-M VGA LCD. USB CNN x2. Bluetooth WWAN. Camera SY lok IGRM LOK GEN SLGSPVTR 0 PU Thermal Sensor Intel PineView-M R/G/ VG attery In / & harge MHZ RII SO-IMM Micro-G LVS L Max. G US NN x luetooth SIM Socket WWN US.0 Intel MI x TigerPoint PI-E PI-E ST

More information

Carrier Board Design Guide

Carrier Board Design Guide arrier oard esign Guide for OM Express Modules (OM.0 R.0) 0.0-000-00 opyright opyright 0-0 VI Technologies Incorporated. ll rights reserved. No part of this document may be reproduced, transmitted, transcribed,

More information

NV11,4Mx16 DDR, RGB, INTERNAL DVI-I, AGP.

NV11,4Mx16 DDR, RGB, INTERNAL DVI-I, AGP. . NV.V 00PF 00PF 00PF 0.UF 0.UF 0.UF 0.UF 0UF 0UF 0 0.UF 0.UF.V TO- -pin package Semtech Z, Unisem US0 00 NV O- RG-PWR-IN.V@ /- 0mV 0UF 00PF 00PF 0 00PF 0UF 00PF 0UF 0 0.UF 0 00PF 0.UF 0 O0 U POWR SNS

More information

W7J: YONAH/CALISTOGA-PM/G72M BLOCK DIAGRAM

W7J: YONAH/CALISTOGA-PM/G72M BLOCK DIAGRAM WJ: YONH/LITO-PM/M LOK IRM PE LOK EN. I0 PE 0 MI PREMP & INT MI PE 0, PE PE PE R VRM* F TV OUT ZLI M PE LV RT ZLI L0 UIO_MP & INT PK PE PE PE nvii M PE,,,0,, PIF JK zalia PIE LP T PE,, PE,,,,0,, Yonah

More information

F8V L80V N80V N81 Montevina Block Diagram

F8V L80V N80V N81 Montevina Block Diagram FV L0V N0V N Montevina lock iagram _IN & T ON PE 0 Penryn W & LE PE HMI RT PE PE LV & INV PE INTERNL KEYOR TOUH P PE IR IO PI ROM MI IN HP&PIF OUT OPMP PE Internal MI ON PE PE PE 0 V aughter PE FVa: M

More information

REVISION HISTORY DESCRIPTION INITIAL SCHEMATIC AIY REMOVED ANALOG SWITCHES CHANGED FEEDBACK

REVISION HISTORY DESCRIPTION INITIAL SCHEMATIC AIY REMOVED ANALOG SWITCHES CHANGED FEEDBACK REVISION HISTORY Notes - Unless otherwise noted. Resistances values in Ohms. apacitance values in micrarads (uf). ll 0.uF and 0.0uF capactors are decoupling and should be placed near the I they are shown

More information

FM6B Hepburn Intel UMA

FM6B Hepburn Intel UMA FM Hepburn Intel UM VER : POWER /TT ONNETOR PG R-SOIMM PG, R-SOIMM PG, SYSTEM RESET IRUIT TT HRGER RUN POWER SW +.V_SUS/+V_SUS +V/+.V/+.V MHZ R II MHZ R II ST-O PG PG PG PG ST Merom or Penryn ( Micro-FPG)

More information

Z06 SYSTEM BLOCK DIAGRAM

Z06 SYSTEM BLOCK DIAGRAM OM MRK IV@: INT VG EV@: STUFF FOR EXT VG SP@: STUFF FOR UM or VG X'TL.MHz LOK GENERTOR IS: SELGO: SLGSPTTR RII SO-IMM 0 SO-IMM P Z0 SYSTEM LOK IGRM P ual hannel R /00 MHz Penryn ufpg N antiga P, P FS /00/0

More information

BIOSTAR GROUP VER:6.7. uatx. 775 CPU, FSB1066, PCI-Ex16, PCI-Ex1,DDR-II* 2, 10/100 LAN,PCI*2

BIOSTAR GROUP VER:6.7. uatx. 775 CPU, FSB1066, PCI-Ex16, PCI-Ex1,DDR-II* 2, 10/100 LAN,PCI*2 TITL over She_ lock iagram General Spec. hange Lise omponent Size Processor North ridge South ridge lock Synthesizer) Sdram imms PI-x Slot Pci Slot PI-x Slot I onnectors TX Power & ypass P OM, PS, US,

More information

Merom / Crestline / ICH8-M

Merom / Crestline / ICH8-M VI ocking(rq) US (US) X LN 0/00/G MOEM udio/spdif JK RT/S-Video Parallel/Serial Port VI Port PS Port * attery harger VI / 0 hrontel PG US PORT X US0~ PG US~ PG Modularity PT O/H UX attery PG PG 0 SVO RII-SOIMM

More information

HF SuperPacker Pro 100W Amp Version 3

HF SuperPacker Pro 100W Amp Version 3 HF SuperPacker Pro 00W mp Version Revised 0 0 V Stamps KOOR This is the third generation HF SuperPacker Pro 00W Version home construction project offered by HF Projects. This is a group construction project

More information

PCIextend 174 User s Manual

PCIextend 174 User s Manual PIextend 7 User s Manual Preliminary M6- February Sycard Technology 8-F Miraloma Way Sunnyvale, 98 (8) 79- (8) 79- FX PIextend 7 User s Manual Page. Introduction Sycard Technology's PIextend 7 PI extender

More information

RSC CHIP VDD P05 P03 P01 P04 VDD GND PWM0 AVDD VDD AVDD P0-2 P0-5 P0-1 P0-6 P0-4 P0.3 GND P00. Y1 3.58MHz P00 P01 AGND P01 P00 P02 P02 P07 P0-0 P0-7

RSC CHIP VDD P05 P03 P01 P04 VDD GND PWM0 AVDD VDD AVDD P0-2 P0-5 P0-1 P0-6 P0-4 P0.3 GND P00. Y1 3.58MHz P00 P01 AGND P01 P00 P02 P02 P07 P0-0 P0-7 Place as close to pins of U as possible. RS HIP 0-00 RS-x emo/evaluation oard: RS-000 Thursday, ecember, 00 Size ocument Number Rev ate: Sheet of P XI P0 P0 P0 P0 P00 PN P0 P0 P0 P0 P0 P0 P0 P0 P XO -XM

More information

B0549-SCH-01 RD VEGA STDP4028 (DVI to DPTx) Reference Design PCB# Revision History

B0549-SCH-01 RD VEGA STDP4028 (DVI to DPTx) Reference Design PCB# Revision History 0-SH-0 R-0 VEG STP0 (VI to PTx) Reference esign P# 00- Revision History SHEMTI SHEET ate uthor Version omments 0. ontents, Revision History Sept., 00 Tony W. Rev. Initial schematic. 0. Overview Oct., 00

More information

KEIm Baseboard. PAGE DESCRIPTION 1 Block Diagram, History 2 SoM Connector. 3 LCD Connector. 4 Ethernet. 5 UART 6 Analog 7 Peripheral 8 Power

KEIm Baseboard. PAGE DESCRIPTION 1 Block Diagram, History 2 SoM Connector. 3 LCD Connector. 4 Ethernet. 5 UART 6 Analog 7 Peripheral 8 Power KEIm aseboard REV TE PGES ESRIPTION.0.0 Oct//0 ll INITIL REVISION RELESE..0 Feb//0 ll MP REVISION RELESE PGE ESRIPTION lock iagram, History SoM onnector L onnector Ethernet URT nalog Peripheral Power KONO

More information

Quanta Computer Inc. REV 3A PROJECT : ZO1 COVER SHEET 1 OF 1 PROJECT LEADER: JIM HSU DOCUMENT NO: 204 DATE :2007/04/14 MB ASSY'S P/N : 31Z01MB00XX

Quanta Computer Inc. REV 3A PROJECT : ZO1 COVER SHEET 1 OF 1 PROJECT LEADER: JIM HSU DOCUMENT NO: 204 DATE :2007/04/14 MB ASSY'S P/N : 31Z01MB00XX MOEL: Z0 Motheroard REV: HNGE LIST: FIRST RELESE PGE0.. R,, MOIFY to EP P/N:SF PGE0.. STUFF HOLE P/N:FZ00000,. STUFF HOLE,, P/N:FE000,. STUFF HOLE P/N:FZ00000 PGE0.. STUFF HOLE, P/N:FZ00000,. STUFF HOLE

More information

EUCLID SPB. Model Name: 8I945GME. Revision 1.0 REAR AUDIO JACK DISCRETE POWER VCORE PWM_ISL6556 ATX, OTHERS POWER RTL8110S/RTL8100C FRONT PANEL

EUCLID SPB. Model Name: 8I945GME. Revision 1.0 REAR AUDIO JACK DISCRETE POWER VCORE PWM_ISL6556 ATX, OTHERS POWER RTL8110S/RTL8100C FRONT PANEL SHEET 0 0 0 0 0 0 0 0 0 0 0 Model Name: IGME TITLE Revision.0 SHEET TITLE OVER SHEET LOK IGRM OM & P MOIFY HISTORY 0 P_LG_ P_LG_ P_LG_ P_LG_,E,F,G GMH-LKEPORT_HOST GMH-LKEPORT_RII GMH-LKEPORT_PI E, MI

More information

A L A BA M A L A W R E V IE W

A L A BA M A L A W R E V IE W A L A BA M A L A W R E V IE W Volume 52 Fall 2000 Number 1 B E F O R E D I S A B I L I T Y C I V I L R I G HT S : C I V I L W A R P E N S I O N S A N D TH E P O L I T I C S O F D I S A B I L I T Y I N

More information

SYMETRIX INC th Avenue West Lynnwood, WA USA REV: DATE:

SYMETRIX INC th Avenue West Lynnwood, WA USA REV: DATE: R 0K0 RST U S_ PF/0V PF/0V 0FS FS T T 0SLK N SOT N SOT Y mhz U LS0 debug port 0 do not stuff R WR S PS X/Y IN/IN IR 0IR MO J R M R 0K0 R0 K00 R 0K0 dsck dr dsi dso / G 0 U LS0 R 0K0 SI_RX SI_TX SI_LK TFS

More information

E chematic Index Page ystem page Ref. 0 lock iagram 0 chematic Information 0-0 PU-Penryn 0-09 R II O-IMM 0- antiga 0- IH9M PI ROM 9 LK-I9LPRLF-T 0- E_

E chematic Index Page ystem page Ref. 0 lock iagram 0 chematic Information 0-0 PU-Penryn 0-09 R II O-IMM 0- antiga 0- IH9M PI ROM 9 LK-I9LPRLF-T 0- E_ : PENRYN/NTI/IH9-M/N9M- LOK IRM mall-oard ub-oard R VRM*(MX) RT MI PREMP & INT MI LZI M UIO OR L0 PE mall-oard LV HMI TouchPad PE IO PI ROM PE INTERNL KEYOR PE PE PE PE UIO_MP & INT PK PE PE PE PE nvii

More information

T53S Main BD. R1.2 Block Diagram

T53S Main BD. R1.2 Block Diagram T Main. R. lock iagram LV PE Merom PU LV / ULV PE, F F 00/ MHz LOK EN. ILPRLF-T PE FN Thermal sensor PE 0 RT HMI PE PE M Nvidia NP- M PE 0,,,,,, PE udio L PE,, 0 F PI-E X zalia LP restline PM PE 0,,,,,

More information

VER : 3A. Thermal Sensor & Fan P37 LVDS. E-switch PI2PCIE412-DZHE LVDS MXM III-NB8E (GT/SE/GLM) VRAM 256M VRAM 512M P18 HDMI HDMI P19 P17 SPDIF_MXM

VER : 3A. Thermal Sensor & Fan P37 LVDS. E-switch PI2PCIE412-DZHE LVDS MXM III-NB8E (GT/SE/GLM) VRAM 256M VRAM 512M P18 HDMI HDMI P19 P17 SPDIF_MXM Module Y Mini PI (for ebug) P H / O (ST) P P X'TL.MHz LOK GENERTOR YLFXT RII SO-IMM RII SO-IMM P H (ST) P H / O (PT) P P in ard Reader ontroller R P,P in ard Reader connector P ST ST PT PI us MX(Maddog.)

More information

A B C D REVISIONS +3V J39 PHY_INT TXD15 TXPAR PRST AC16 AC21 AD22 AF22 AE22 AF17 AC22 AE16 AE21 AD18 AE7 AD17 AE19 AE20 AF20 AC20 A16 B13 TXD14

A B C D REVISIONS +3V J39 PHY_INT TXD15 TXPAR PRST AC16 AC21 AD22 AF22 AE22 AF17 AC22 AE16 AE21 AD18 AE7 AD17 AE19 AE20 AF20 AC20 A16 B13 TXD14 A ISIONS ZONE LTR ESRIPTION ATE APPROVE A INITIAL RELEASE --_0:0 J 0 0 0,,,, AF JP PAR [:0] ON PIV 0 SO LAV EN LK PHYS M LK STAT_A M0 M R R R R R R R 0K J J AR AR[:0] AR AR AR AR0 AR AR[:0] AR AR AR AR0

More information

DISPLAY 1 DISPLAY 2 a. a b. a f. a f. b g. c d. c d. 16 x 2 HD44780 BASED ALPHANUMERIC DISPLAY LCD 16 X 2

DISPLAY 1 DISPLAY 2 a. a b. a f. a f. b g. c d. c d. 16 x 2 HD44780 BASED ALPHANUMERIC DISPLAY LCD 16 X 2 SEGMENT LE ISPLY R MUX MUX MUX MUX R nf SEG_ SEG_ SEG_ SEG_ SEG_ SEG_ SEG_ SEG_ U R xt P P P P P P P P MX MX ss SL S P P P P P P P P nf S SEG_SL SEG_S SEG_ SEG_ SEG_ SEG_ SEG_ SEG_ SEG_ SEG_ SEG_I_SL_

More information

Penryn 479 ufcpga. NB Cantiga

Penryn 479 ufcpga. NB Cantiga OM MRK IV@: INT VG EV@: STUFF FOR EXT VG SP@: STUFF FOR UM or VG X'TL.MHz LOK GENERTOR IS: SELGO: SLGSPTTR RII SO-IMM SO-IMM P P ual hannel R / MHz Penryn ufpg N antiga FS / MHz P, P, P, P, P, P, P P,

More information

Revisions. TWR-LCD-RGB Drawn by: Initial Release 15-JUL-11

Revisions. TWR-LCD-RGB Drawn by: Initial Release 15-JUL-11 Table of ontents Notes lock iagram isplay and Tower onnectors MU & apacitive Touch kt Rev X X escription Revisions Initial Release ate -JUL- pproved hanged Power L colours-jul- Removed J and J dded J &

More information

Project: Date. Version. Items V1.01 C C. SIM Technology TITLE DRAWN BY PORJECT. SIM800C+SIM28M_VTS Reference CONTENT VER CHECKED BY SIZE V1.

Project: Date. Version. Items V1.01 C C. SIM Technology TITLE DRAWN BY PORJECT. SIM800C+SIM28M_VTS Reference CONTENT VER CHECKED BY SIZE V1. Project: ate Version Items V.0 RWN Y PORJET SIM800+SIM8M_VTS Reference ONTENT HEKE Y V.0 SHEET of 7 POWER POWER -0V F0 0 L0 VIN LO X0 SM0 SWRH07 uh T-PIN-X TVS0 Z0 + 0 VT U0 VZ=V,Pd=W SM7 00uF V GN VOUT

More information

CPU Diamondville N270 & N280 NORTH BRIDGE SOUTH BRIDGE. SATA FPC Conn

CPU Diamondville N270 & N280 NORTH BRIDGE SOUTH BRIDGE. SATA FPC Conn 0_lock iagram 0_ystem etting 0_Power equence 0_lock en_ipr 0_iamondville_U 0_iamondville_PWR 0_N-M(OT) 0_N-M(MI) 0_N-M(RPI) 0_N-M(R) _N-M(PWR) _N-M(PWR) _N-M() _-IM(PWR) _-IM() _-IM() _-IM() _R OIMM _R_Termination

More information

FAN & THERMAL SMSC1423 PG 39 CLOCK SLG8SP513V (QFN-64) PG 17 LVDS. DP Port VGA. USB2.0 x 3. PCIEx1. PCIEx1 USB2.0. PCIEx2 USB2.0. PCIEx1 USB2.

FAN & THERMAL SMSC1423 PG 39 CLOCK SLG8SP513V (QFN-64) PG 17 LVDS. DP Port VGA. USB2.0 x 3. PCIEx1. PCIEx1 USB2.0. PCIEx2 USB2.0. PCIEx1 USB2. ELL *FM M/ P_N FM Hanks Intel UM VER : PW: WJ PW: M PW: WJ POWER /TT ONNETOR PG R-SOIMM PG, R-SOIMM PG, SYSTEM RESET IRUIT TT HRGER RUN POWER SW +.V_SUS/+V_SUS +V/+.V/+.V / MHZ R II / MHZ R II ST-O PG

More information

Quickfilter Development Board, QF4A512 - DK

Quickfilter Development Board, QF4A512 - DK Quickfilter evelopment oard, QF - K nalog Inputs - U +.V +.V J N hannel J N hannel J N hannel J N hannel U +.V +.V U +.V U +.V Prototyping rea J J Optional +V External Power x Header 0." US onnector U

More information

Revisions. 2 Notes. 4 FXLC95000CL / MCU Circuit 5 Power and Battery Charger Circuit. KITFXLC95000EVM Drawn by:

Revisions. 2 Notes. 4 FXLC95000CL / MCU Circuit 5 Power and Battery Charger Circuit. KITFXLC95000EVM Drawn by: Table of ontents Notes lock iagram FXL000L / MU ircuit Power and attery harger ircuit Rev escription Revisions Original Release Remove signal line U- pin and add additional signal line between J-pin0 and

More information

UW3 Block Diagram. XDP Page 31. Page 3~5. Port x3 WWAN. Page 20 Page 16. Page 6~10. SIM Card. Page 20 AUDIO CODEC IDT 92HD79BX

UW3 Block Diagram. XDP Page 31. Page 3~5. Port x3 WWAN. Page 20 Page 16. Page 6~10. SIM Card. Page 20 AUDIO CODEC IDT 92HD79BX P STK UP L LYER : TOP LYER : SGN LYER : IN LYER : IN LYER : V LYER : OT SYSTEM POWER +VPU/+VPU(RT) R SMR_VTERM +.VSMVREF/+.VSUS(RT) PGE PU ORE RT GFX ORE(RT) PGE +.V(RT) PGE +.V(RT) PGE VP.V(RT) PGE PGE

More information

1 INDEX & POWER, RESET 2 RF, SERVO & MPEG - MT1389E 3 MEMORY - SDRAM, FLASH/EEPROM 4 VIDEO OUT 5 AUDIO DAC WMA8766

1 INDEX & POWER, RESET 2 RF, SERVO & MPEG - MT1389E 3 MEMORY - SDRAM, FLASH/EEPROM 4 VIDEO OUT 5 AUDIO DAC WMA8766 OMMON_H_V MT (LQFP) V emo oard for Sanyo Slim H PUH INX & PO, ST F, SVO & MPG - MT MMOY - SM, FLSH/POM VIO OUT UIO WM NM TYP VI igital V SUPPLY V igital.v MT FV Servo.V MT LO_V Laser iode.v F V PIKUP H

More information

PS2_B_CLOCK PS2_B_DATA PS2_A_CLOCK PS2_A_DATA UART_C_RXD UART_B_RXD UART_A_RXD UART_C_TXD UART_B_TXD UART_A_CTS UART_A_TXD UART_A_RTS GPIO[0:31]

PS2_B_CLOCK PS2_B_DATA PS2_A_CLOCK PS2_A_DATA UART_C_RXD UART_B_RXD UART_A_RXD UART_C_TXD UART_B_TXD UART_A_CTS UART_A_TXD UART_A_RTS GPIO[0:31] V. V. V. V. PI_RX URT LK URT TX PI_RX _TS_EXPHR _RX_EXPHR _RX_EXPHR Uarts URT TS URT RTS URT TX URT RX PS LOK PS T PS LOK PS T URT TX URT RX URT TX URT RX V. V. Ethernet ETH RX[0:] ETH RXV ETH RXER ETH

More information

FM6 Hepburn Intel Discrete GFX

FM6 Hepburn Intel Discrete GFX FM Hepburn Intel iscrete GFX VER : POWER /TT ONNETOR PG R-SOIMM PG, R-SOIMM PG, SYSTEM RESET IRUIT TT HRGER RUN POWER SW +.V_SUS/+V_SUS +V/+.V/+.V MHZ R II MHZ R II ST-O PG PG PG PG ST Merom or Penryn

More information

1101HA Block Diagram (Silverthorne / Poulsbo)

1101HA Block Diagram (Silverthorne / Poulsbo) 0_LK RM 0_H P etting 0_E Pin efine 0_Power equrnse 0_Power equence 0_Power equence escription 0_lock en_lpr 0_PU-LVERTHRNE () 0_PU-LVERTHRNE () 0_PU-LVERTHRNE () _H_Poulsbo_HT () _H_Poulsbo_R () _H_Poulsbo_LV/V

More information

176 5 t h Fl oo r. 337 P o ly me r Ma te ri al s

176 5 t h Fl oo r. 337 P o ly me r Ma te ri al s A g la di ou s F. L. 462 E l ec tr on ic D ev el op me nt A i ng er A.W.S. 371 C. A. M. A l ex an de r 236 A d mi ni st ra ti on R. H. (M rs ) A n dr ew s P. V. 326 O p ti ca l Tr an sm is si on A p ps

More information

ISA INTERFACE & POWER SELECTION Size Document Number Rev Custom. XR82C684 EVAL BOARD 1.2 Date: Monday, August 13, 2007 DO NOT INSTALL CON_AT62B

ISA INTERFACE & POWER SELECTION Size Document Number Rev Custom. XR82C684 EVAL BOARD 1.2 Date: Monday, August 13, 2007 DO NOT INSTALL CON_AT62B IS_IRQ V._0._0._0 O NOT IS_IRQ R K_0._0.0_0 J J.0_0 0 RV_RESET V RV_RESET V TP J IS TEST._0 TP V X [0..] [0..] GN GN -I/O H K RESRV V 0 IRQ V -V REQ -V U 0WS 0 0 V 0 -IO_HRY._0 GN -I/O H RY 0 -SMEMW EN

More information

Design Overview. Page 2 Power,Flash,SDcard User switch,reset switch. Page 3 Ethernet. Page 4 Audio. Page 5 USB. Page 6 JTAG,BOOTSW,LED,Header

Design Overview. Page 2 Power,Flash,SDcard User switch,reset switch. Page 3 Ethernet. Page 4 Audio. Page 5 USB. Page 6 JTAG,BOOTSW,LED,Header esign Overview Page Power,Flash,Scard User switch,reset switch. Page Ethernet Page udio Page US Page JTG,OOTSW,LE,Header isclaimer: Schematic's are for reference only. provides no warranty for the use

More information

SIT REV : 3A

SIT REV : 3A Inverter"WXG VIN(V): W.V: W Power / converter Page 0~ lcok Gen. K0-M PU IS0 / P-M(othan)/eleron IS0 Page / Page V lock iagram SIT RV : 00-0- SVIO Page RT Page lviso-gm R /00 Page //// Page /0 WLN Mini-PI

More information

SVT REV : 3B

SVT REV : 3B Inverter"WXG VIN(V): W.V: W Power / converter Page 0~ lcok Gen. K0-M PU IS0 / P-M(othan)/eleron IS0 Page / Page V lock iagram SVT RV : 00-0- SVIO Page RT Page lviso-gm R /00 Page //// Page /0 WLN Mini-PI

More information

BLOCK DIAGRAM THERMAL POWER (IMVP4) BANIAS 24.5W FAN PSB DDR TERMINATION LVDS MCHM MONTARA -GM 3.8W LCD 855GM/GME:266/ GM/GMV/GME:266/266/333

BLOCK DIAGRAM THERMAL POWER (IMVP4) BANIAS 24.5W FAN PSB DDR TERMINATION LVDS MCHM MONTARA -GM 3.8W LCD 855GM/GME:266/ GM/GMV/GME:266/266/333 ard Reader N L NeNe Le LOK GN LOK IGRM North ridge GM GM GM GM GMV ischarge circuit R UIO MP & MI RUS PMI PU eleron anias othan(00) eleron anias othan(00) eleron anias othan(00) eleron anias othan(00)

More information

Centrino DOTHAN CELEROM-M. Page : 3, 4 PCIE. HOST BUS 533MHz HOST BUS 400MHz ALVISO 1257 BGA LVDS RGB TVOUT. Page : 5 ~ 8 DMI I/F PCIE ICH6-M 609 BGA

Centrino DOTHAN CELEROM-M. Page : 3, 4 PCIE. HOST BUS 533MHz HOST BUS 400MHz ALVISO 1257 BGA LVDS RGB TVOUT. Page : 5 ~ 8 DMI I/F PCIE ICH6-M 609 BGA V /.V / V Page :.V /.V Page :.V /.V /.V Page : PU ORE Page :.V Page : TTERY HRGER Page : TTERY SELET Page : VPU V_LWYS V V V_S VSUS VSUS.VSUS.V.V MVREF_M SMR_VTERM.V_S.V GP_V (.V).VT VTT V_ORE VG_ORE.V_VG

More information

CLKOUT CLKOUT VCC CLKOUT RESOUT OSCOUT ALE TEST AD0 66 AD2 INT0 INT0 AD INT1 AD INT2/INTA0 AD5 AD7 AD7 INT AD8 AD8 AD10

CLKOUT CLKOUT VCC CLKOUT RESOUT OSCOUT ALE TEST AD0 66 AD2 INT0 INT0 AD INT1 AD INT2/INTA0 AD5 AD7 AD7 INT AD8 AD8 AD10 I U N R 00K RSIN* RST S N.0u Y LK TP RP K L TP USY INT0 INT RISMINT P.0 P. P. P. P. P. P. RY OL RX0 TX0 T P.0 P. P. P. S* S* S* S* RROR* SLK U LKIN LKOUT LKOUT LKIN LKOUT OSOUT 0 OSOUT L L RSIN* L 0 0

More information

CPU MEROM 34W NORTH BRIDGE. Nvdia NB8 CRESTLINE PAGE 24,25,26,27,28,29,30,31. Debug Conn. PAGE 70 SOUTH BRIDGE ICH8M TPM 1.2 INFINEON SLB9635 PAGE 76

CPU MEROM 34W NORTH BRIDGE. Nvdia NB8 CRESTLINE PAGE 24,25,26,27,28,29,30,31. Debug Conn. PAGE 70 SOUTH BRIDGE ICH8M TPM 1.2 INFINEON SLB9635 PAGE 76 0 lock iagram * 0 0 0 0 ystem etting * 0_PU-Merom(HOT) 0_PU-Merom(PWR) U ONN * I ROM * Fv/c 0 * 0 0_RETLINE(HOT) 0 0_RETLINE(MI & F) 0 0_RETLINE(RPHI) 0 0_RETLINE(R) 0 _RETLINE(PWR) _RETLINE(PWR) _RETLINE()

More information

DOCUMENT NUMBER PAGE SECRET

DOCUMENT NUMBER PAGE SECRET OUMENT NUMER PGE SERET / SERET OUMENT NUMER PGE / Spartan onfiguration SPI Flash Q S V W/VPP HOL VSS U MPVME R 0 R.K 0.U 9 IO_LP 0 IO_LN VREF_ G IO_L9P_ G IO_L9N_ F IO_L0P_ F IO_L0N_ IO_L9P_ IO_L9N_ 0

More information

Power USB I/F. USB->Uart AX309. Power LED :25:33 I:\AX\AX309\2.0\1_POWER.SchDoc VBUS VBUS D- D+ Fuse VCC GND D3V3 U

Power USB I/F. USB->Uart AX309. Power LED :25:33 I:\AX\AX309\2.0\1_POWER.SchDoc VBUS VBUS D- D+ Fuse VCC GND D3V3 U X0.0 0-- :: I:\X\X0\.0\_POWER.Schoc ate: R K Power LE LE SW SW V P P P V V F Fuse U SRV0- VUS P M RX TX LE RX LE TX R K R K VUS - I J US->Uart US I/F E 00uF/V OUT IN = U -. V E 00uF/V OUT IN = U -. V E

More information

PLAY0 CT7601 QFN48 REC ADC REC. Power LDO RCA RCA RCA*2. Ext. MCU RCA*2. SPDIF output. PWM LED x 2 POR. SPDIF input x 1 Flash. connector.

PLAY0 CT7601 QFN48 REC ADC REC. Power LDO RCA RCA RCA*2. Ext. MCU RCA*2. SPDIF output. PWM LED x 2 POR. SPDIF input x 1 Flash. connector. R SPIF output Power LO R SPIF input x Flash POR PWM LE x R* Lightning() P x pin Type connector US pin For Lightning & P T QFN RE PLY H Sel T PLY x PM Ext. MU H Sel T RE x S NE OP R* Size ocument

More information

Lenovo Caucasus 2 (Pine Trail) Block Diagram

Lenovo Caucasus 2 (Pine Trail) Block Diagram VTERM(+.V) VTT(+.V) +.VSUS +.V +VMEM +.V +.V VPU +.V +VS L_.V L_V +V XP Thermal Sensor RT." L TS Panel Lenovo aucasus (Pine Trail) lock iagram RG LVS Pineview Micro-FG X MI VI[:] +/- PU_LK +/- HLK OT_LK

More information

05 - Adaptacion Puerto Serie RXD_UC R35 0 DTR_UC R36 0 RI_UC Adaptacion Puerto Serie Señalizacion GSM R37 0 INFO_NETLIGHT R38 0

05 - Adaptacion Puerto Serie RXD_UC R35 0 DTR_UC R36 0 RI_UC Adaptacion Puerto Serie Señalizacion GSM R37 0 INFO_NETLIGHT R38 0 0 - limentacion 0 - onector Externo 0 - daptacion Puerto Serie 0 - Modem SIM00 TT_VOLTGE VN_ TX TX_U RX_GSM RX_GSM HRGE_STTUS P. RX RX_U TX_GSM TX_GSM ST_ ST_ P. P. P. P. R 0 R 0 TR_U RI_U TR_GSM TR_GSM

More information

DAC PLAY0 PLAY0 CT7601 DAC REC ADC REC RCA * 2. Power LDO RCA. RCA * 2 SPDIF output x2 RCA RCA RCA. Ext. MCU POR. PWM LED x 2. SPDIF input x 1.

DAC PLAY0 PLAY0 CT7601 DAC REC ADC REC RCA * 2. Power LDO RCA. RCA * 2 SPDIF output x2 RCA RCA RCA. Ext. MCU POR. PWM LED x 2. SPDIF input x 1. R * SPIF output x Power LO R * R R SPIF input x POR Flash PWM LE x PM00 Lightning() P 0x0 0pin Type connector US 0pin For Lightning & P T0 RE PLY0 PLY H Sel Stereo T0 PLY0 T0 0x PLY 0x PM00 R Ext. MU H

More information

Intel Edison. 7V to 15V Brick Power Supply. 4.4V power supply and battery recharger UART 1 USB 0TG. EDISON BREAKOUT BOARD Title Title page

Intel Edison. 7V to 15V Brick Power Supply. 4.4V power supply and battery recharger UART 1 USB 0TG. EDISON BREAKOUT BOARD Title Title page Intel Edison reakout Sept/0 V to V rick Power Supply V power supply and battery recharger SPI GPIO Intel Edison PWM I S URT 0 0" header US 0TG URT Level Shifter URT US FTI P P lient US Micro Type- lient

More information

R2 44.2K_1% 5DVCC 5DVCC GND COMP SS24 DW1. EC2 470uF/16V. 470uF/16V 内内内内内内 DW2; 去去 U103,L9 33V. 33V C15 NC/10uF 33V C17 D2 NC/UDZ33B-33V

R2 44.2K_1% 5DVCC 5DVCC GND COMP SS24 DW1. EC2 470uF/16V. 470uF/16V 内内内内内内 DW2; 去去 U103,L9 33V. 33V C15 NC/10uF 33V C17 D2 NC/UDZ33B-33V JK_P JP V V L 0u/N F FUSE() FUSE E 0uF/V E. V L 0u/N V 00nF 00nF V, R 00K 00nF U MP IN EN SS OMP 0nF S SW F 0.nF R K SW L u R.K_% R 0K_% V E 0uF/V V,,, ST-V V 00nF.uF 00P SS W ST-V E 0uF/V E 00nF TO U

More information

COVER PAGE, TOP 04 ~ 05 VGA, LED, 7SEGMENT

COVER PAGE, TOP 04 ~ 05 VGA, LED, 7SEGMENT LTER YLONE III EP evelopment & Education OR SHEMTI ONTENT PGE TOP MEMORY OVER PGE, TOP SRM,FLSH 0 ~ 0 0 ~ 0 ISPLY VG, LE, SEGMENT 0 ~ 0 IN/OUT LOK, PS, RS, UTTON, SWITH, ONNETOR,S R 0 ~ FPG yclone II EP

More information

Am186CC and Am186CH POTS Line Card

Am186CC and Am186CH POTS Line Card RVISION HISTORY RV. T INITILS.0 // JSK m and mh POTS Line ard Reference esign NOT: The purpose of this design is to illustrate how to connect some of the M digital blocks together. It is not intended to

More information

T h e C S E T I P r o j e c t

T h e C S E T I P r o j e c t T h e P r o j e c t T H E P R O J E C T T A B L E O F C O N T E N T S A r t i c l e P a g e C o m p r e h e n s i v e A s s es s m e n t o f t h e U F O / E T I P h e n o m e n o n M a y 1 9 9 1 1 E T

More information

CONTENTS: REVISION HISTORY: NOTES:

CONTENTS: REVISION HISTORY: NOTES: ONTENTS: PGE - ONTENTS PGE - POWER, XOS PGE - SI, SI, JTG PGE - S/eMM, US, HMI, GPIO, OMPOSITE PGE - SOIMM REVISION HISTORY: V.0 - /0/0 NOTES: These reduced schematics omit core SMPS and LPR circuitry

More information

HOSCO HOSCI AS M AS M C1 18P C2 18P C1 18P C2 18P GND VCC3 GPIOK7 R82 R82 10K A20 10K. #OffHook. FmHook #TRANSLED. VxBP 0.1U 0.

HOSCO HOSCI AS M AS M C1 18P C2 18P C1 18P C2 18P GND VCC3 GPIOK7 R82 R82 10K A20 10K. #OffHook. FmHook #TRANSLED. VxBP 0.1U 0. 0 #E0 GPIOK #MWR #MR #FWE HOSI KEYI0 GPIO0 HOSO V V VREFI KEYI GPIO GPIO_ V KEYO GPIO #E OUTR MIIN VMI GPIO_0 #LON V #HOL 0 0 #E KEYO GPIO 0 KEYO0 GPIO GPIO_ GPIO_0 #MR #MWR V V V V TSEL #E #E0 V HOSI

More information

SVS 5V & 3V. isplsi_2032lv

SVS 5V & 3V. isplsi_2032lv PU 000pF 000pF 000pF 0 000pF 000pF 000pF 000pF 000pF 000pF 000pF 000pF 000pF 000pF 0 000pF 000pF 000pF 000pF 000pF 000pF 000pF FLSH.0uF.0uF.0uF 0.0uF ata uffer.0uf.0uf.0uf.0uf SVS V & V.0uF.0uF.0uF isplsi_0lv.0uf.0uf

More information

Z62Ha CPU. Card Reader TPM 1.2 GIGA LAN NEWCARD DDR2 SO-DIMM1 DDR2 SO-DIMM2 AZALIA CODEC CLOCK GEN MDC CONN. DDR2 32MX16M X4. Touch Pad.

Z62Ha CPU. Card Reader TPM 1.2 GIGA LAN NEWCARD DDR2 SO-DIMM1 DDR2 SO-DIMM2 AZALIA CODEC CLOCK GEN MDC CONN. DDR2 32MX16M X4. Touch Pad. lock iagram R MXM X L RT Internal K Touch Pad ynaptics TI PU M- ebug onnector TPM. INFINEON L PU MEROM ocket-p NORTH RIE I OUTH RIE R single hannel- R single hannel- MUTIOL MHz ITP ONN. LOK EN I LPR00

More information

#1 10P/DIL NORTH #3 #3 #3 #3 #3 #3 #3 #3 R198 RES0603 RES0603 DNP DNP DNP RES0603 RES0603 RES SDI_N 3-SDO_N 3-ALERT_N 3-CS_N 3-SCLK_N 3-CONV_N

#1 10P/DIL NORTH #3 #3 #3 #3 #3 #3 #3 #3 R198 RES0603 RES0603 DNP DNP DNP RES0603 RES0603 RES SDI_N 3-SDO_N 3-ALERT_N 3-CS_N 3-SCLK_N 3-CONV_N P REVISION REOR J SP88 0 - RE N_JK P 90-00_-POS TP # - Remove these components to stack north # - Populate these components to stack north Use k Resistors or adjust as needed Header - Molex 90-0 PITORS,

More information

2007/7/15. DDR2 x 1. DDR2 x 1 SATA1. 4 x SATA150,300 ports SATA2 SATA3 SATA4 IDE X1. USB2.0 8 ports WIFI. BIOS Flash ROM (SPI)

2007/7/15. DDR2 x 1. DDR2 x 1 SATA1. 4 x SATA150,300 ports SATA2 SATA3 SATA4 IDE X1. USB2.0 8 ports WIFI. BIOS Flash ROM (SPI) PI-EX x lot ch udio PI-EX x lot LN THERO RELTEK L PI lot PI lot V PKPL-VM/I PI-EX x PI-EX x PI-EX x zalia V PI U MHz Intel L Pentium (90/nm).Hz PU Intel MH earlake (North ridge) F 00/0/MHz MI U Intel IH

More information

DC/DC NVDD/+1.2V +3V/+5V +1.05V/+1.8VSUS/+1.8V/+0.9V +1.5V/+2.5V. HOST BUS 533/667 MHz. Page 12,13,14,15 INT_LVDS INT_TVOUT INT_VGA +2.

DC/DC NVDD/+1.2V +3V/+5V +1.05V/+1.8VSUS/+1.8V/+0.9V +1.5V/+2.5V. HOST BUS 533/667 MHz. Page 12,13,14,15 INT_LVDS INT_TVOUT INT_VGA +2. INT@:UM XT@:iscrete V@:M VRM V@:M VRM G@:LN 0 G@:LN G@:LN 0 0.V 0.VSUS.VSUS R-SOIMM Page 0, R-SOIMM Page 0, Parallel-H Page L (odec) & MP Page 0 Multi-ay Head phone Page Internal-MI Page LIN-IN Page Page

More information

C90S C90S CLOCK GEN ICS9LPR363AGLF-T P.03 CPU THERMAL CONTROL. MXM Interface NORTH DDR2 SO-DIMM0 BRIDGE DDR2 SO-DIMM1 SOUTH BRIDGE EC ITE IT8511EP.

C90S C90S CLOCK GEN ICS9LPR363AGLF-T P.03 CPU THERMAL CONTROL. MXM Interface NORTH DDR2 SO-DIMM0 BRIDGE DDR2 SO-DIMM1 SOUTH BRIDGE EC ITE IT8511EP. 0 00_00_000 LOK iagram HITORY Power equence LKEN-ILPRLF-T N-_ N-_ N-_ N-_ N-_ 0 L- L- L- L- RII_-IMMs RII_-Termination MXM Interface MXM Power & N NIO_-LV & Inverter NIO_-RT 0 NIO_-VIEO NIO_-HMI onnector

More information