DC/DC +3V_SRC +5VSUS PG 34 LVDS TVOUT USB2.0 (P3) USB2.0 (P2) USB2.0 (P0~P1,P4) USB2.0 (P0~P7) LAN RTL8100S PG 25 CARDBUS PC7411 PG 21,22,23

Size: px
Start display at page:

Download "DC/DC +3V_SRC +5VSUS PG 34 LVDS TVOUT USB2.0 (P3) USB2.0 (P2) USB2.0 (P0~P1,P4) USB2.0 (P0~P7) LAN RTL8100S PG 25 CARDBUS PC7411 PG 21,22,23"

Transcription

1 E-UM ESIGN VER : RUN POWER SW PG /TT ONNETOR TT HRGER PG PG othan ( Micro-FPG) PG, / V_SR VSUS PG PU VR PG LOKS PG R-SOIMM PG, R-SOIMM PG, MHZ R I FS MHZ lviso GM/GML PG PG,,,0, LVS TVOUT VG Panel onnector PG S-Video PG VG PG S-Video reserved PR-VG ST - H PG 0 PT - H PG 0 Internal O -ROM PG 0 ST0 PT 00 /zalia MI interface IH-M 0 G PG,, US.0 (P0~P) US.0 (P) US.0 (P) US.0 (P0~P,P) LN RTL00S PG RUS P PG,, luetooth US.0 I/O Ports PG PI us MHz PG Magnetics PG MINI-PI PG PR-US.0 P reserved for third US RJ PG PR-LN Port Replicator PG onexant udio PG LP PMI ON. PG ard Reader PG IEEE ONN. PG Wireless LN ard PG UIO mplifier PG M PG 0 K NS PG X-us Super IO LPN Serial Parallel PR-OM PR-Printer PR-PS/ Jack to Speaker PG udio Jacks PG MOEM RJ PG Key Matrix PG Touch Pad PG Flash PG PG Ir PG PR-udio out PROJET : E Quanta omputer Inc. Size ocument Number Rev lock iagram ate: Friday, October, 00 Sheet of

2 PI ROUTING TLE REQ0# / GNT0# REQ# / GNT# REQ# / GNT# ISEL INTERUPT PIRQ# PIRQ#, PIRQ# PIRQ#,PIRQ#,PIRQ# EVIE RTL0S MINI-PI TI SM I IH MOSFET LK GEN IMM IMM0 VSUS VRUN SM II NS MOSFET EPROM Smart attery Thermal I of PU VLW VRUN PROJET : E Quanta omputer Inc. Size ocument Number Rev lock iagram ate: Friday, October, 00 Sheet of

3 HWPG VRON PU_VI[0..] STP_PU# PRSLPVR PSI S VHORE IMVP_PWRG LK_EN# _IN F LM harger attery V iode O MTT F O0 O VIN VIN MX VLW VLW VLW.VREF MIN MIN SUS N00 O VRUN VSUS VRUN VIN MINON SUSON LM VP _VSUS HWPG O _VRUN PG VLW HWPG MIN SUS O VSUS VRUN VIN SUSON S0 MIN HWPG _VSUS O _VRUN VRUN F F S_ON V_LK SI0 V_S _VSUS MINON _VRUN Pass Through for SUS Rail G ontrolled for RUN Rail _VSUS _VRUN VRUN VSUS I F F MV V V_MOEM F F _V _V VRUN O0 FN_PWR VRUN VRUN VRUN F F F VH VO VH V_S F V_LN_ TRL V_LN_ TRL PV_LN F F PV_LN V_LN PROJET : E Quanta omputer Inc. Size ocument Number Rev lock iagram ate: Friday, October, 00 Sheet of

4 INEX Power and Ground Pg# escription NI LIST New Label NOTE escription ontrol Signal or Source - Schematic lock iagram FRONTPGE - othan/younah - LVISO GM - IHM - RI SO-IMM(00P) V VIN MTT VLW VLW VRUN PTER (0V) MIN POWER (0~0V) MIN TTERY (0~V) V LWYS V LWYS V RUN MINON LOK GENERTOR - L ONN & RT ONN 0 ST & IE (H&_ROM) - PI & ONN & IEEE MINI-PI & M ONN - LN & LN onn. TOUH P & FN&K zilia OE udio mplifier 0 MOEM OKING & SIO & FIR K P VLW V_S VSUS VRUN VH VO VF FN_PWR V MV V_MOEM NO USE ONNET TO VRUN IRETLY ONNET TO VRUN IRETLY NO USE V LWYS & K POWER THIS POWER WILL E TUNEE OFF IN S TTERY MOE V S ONTROLE POWER V S ONTROLE POWER V H POWER V O POWER EXTERNL F POWER (V) FN POWER (V) mplifier Power V RUN Plane ode Power VRUN MOEM Power VSUS S_ON SUS MIN VH_EN# VMO_EN# VF_EN# VFN, MX_OV# VRUN VSUS VRUN or VRUN PU Power.V/V/V/V.VSUS/.VRUN VP/.V/.V attery & harger VLW V_S VSUS VRUN VH ONNET TO VRUN IRETLY 0 POWER (V) THIS POWER WILL E TUNEE OFF IN S TTERY MOE SLP_S# TRL POWER SLP_S# TRL POWER ST H Power S_ON SUS MIN VH_EN# V_LN_ LN igital Power V_S V_LN_ LN nalog Power V_S PV_LN LN nalog Power V_LN_ (V_S) V_LN LN igital Power. or.v PV_LN(V_S) RTV RT & PL POWER REFV _VSUS SUSON _VRUN MIN _VSUS NO USE _VRUN NO USE _VRUN _V_M NO USE _VSUS or _VRUN _V_S THIS POWER WILL E TUNEE OFF IN S TTERY MOE S_ON _VSUS SUSON _VRUN GP I/O POWER MIN _VSUS SMR_VTERM _VSUS _VRUN MINON VG_V NO USE TI VG.V _VRUN VGORE NO USE TI VG ORE.0/.V MINON, POW_SW VP GTL POWER (.0V) MINON VHORE PU ORE POWER (./.V) VR_ON, HWPG GN LL PGES IGITL GROUN GN Page, UIO GN GNP NO USE PU POWER GN GNP NO USE HRGER GN _GN LNGN Jcak NO USE / POWER GN OMO ONN GN PROJET : E Quanta omputer Inc. Size ocument Number Rev Index ate: Friday, October, 00 Sheet of

5 T_00: hange footprint to GM-SOKET from L000 from MPGM VRUN VRUN G: N for othan and PRSTP# for Yonah H#[..], HST0# HST# HREQ#0 HREQ# HREQ# HREQ# HREQ# S# HREQ0# PRI# NR# HLOK# HIT# HITM# EFER# HTRY# RS#0 RS# RS# 0M# FERR# IGNNE# PUPWRG SMI# SYS_RESET# T *P T *P INTR NMI STPLK# PUSLP# PSLP# PRSTP# H#[..] IERR# 0M# FERR# IGNNE# PUPWRG SMI# STPLK# PUSLP# PSLP# THERM THERM H# P H# U H# V H# R H# V H# W H# T H#0 W H# Y H# Y H# U H# H# Y H# H# F H# H# H#0 H# H# E H# H# H# H# H# E H# H# F H#0 E H# F PM0# PM# PM# PM# TK TO TI TMS TRST# PREQ# PRY# R# U E R P T P T, THERMTRIP# THERMTRIP# 0_ R VP PU_PROHOT# R _ N N J L J K K L M H K L E 0 0 G U # # # # # # # 0# # # # # # # # # # 0# # # # # # # # # # 0# # ST0# ST# REQ0# REQ# REQ# REQ# REQ# S# IERR# REQ0# PRI# NR# LOK# HIT# HITM# EFER# PM0# PM# PM# PM# TRY# RS0# RS# RS# 0M# FERR# IGNNE# PWRGOO SMI# TK TO TI TMS TRST# ITP_LK0 ITP_LK PREQ# PRY# R# LINT0 LINT STPLK# SLP# PSLP# PRSTP# THERM THERM THERMTRIP# PROHOT# REQUEST PHSE SIGNLS ERROR SIGNLS RITRTION PHSE SIGNLS SNOOP PHSE SIGNLS RESPONSE PHSE SIGNLS P OMPTIILITY SIGNLS IGNOSTI & TEST SIGNLS EXEUTION ONTROL SIGNLS othan OF THERML IOE T PHSE SIGNLS 0# # # # # # # # # # 0# # # # # # # # # # 0# # # # # # # # # # 0# # # # # # # # # # 0# # # # # # # # # # 0# # # # # # # # # # 0# # # # STN0# STP0# STN# STP# STN# STP# STN# STP# INV0# INV# INV# INV# SY# RY# LK LK0 INIT# RESET# PWR# 0 0 E E H G L M H F G J M J L N M H N K Y T U V R R R U V U V Y Y 0 E F F0 E F F F K L W W E E J T 0 M H H#0 H# H# H# H# H# H# H# H# H# H#0 H# H# H# H# H# H# H# H# H# H#0 H# H# H# H# H# H# H# H# H# H#0 H# H# H# H# H# H# H# H# H# H#0 H# H# H# H# H# H# H# H# H# H#0 H# H# H# H# H# H# H# H# H# H#0 H# H# H# PUINIT# PURST# H#[0..] HSTN0# HSTP0# HSTN# HSTP# HSTN# HSTP# HSTN# HSTP# HI0# HI# HI# HI# SY# RY# HLK_PU# HLK_PU VRUN PURST# PWR# H#[0..] THERM THERM PUINIT# R 0 mil trace / 0 mil space MIL Signal TI TMS TRST# TK TO FERR# IERR# PUPWRG TK TRST# V_THM.U/0V_ 00P U MX ohm /- % VP KSMT KSMLK ITP disable guidelines Resistor Value onnect To 0 ohm /- % ohm /- % V SMT XN SMLK XP -LT -OVT GN VTT VTT 0 ohm /- % GN GN TI TMS TO PURST# R# VP VRUN VRUN VRUN VSUS VRUN VP MT MLK Resistor Placement Within.0" of the PU Within.0" of the PU Within.0" of the PU Within.0" of the PU Open VTT Within.0" of the PU Note: Populate R, R when ITP connector is populated. R0 _ R _ R 00/F R./F R 0 R 0K-00 R./F R0 0K-00 R 0K-00 0 R R./F R 0K-00 R 0/F_ Q N00 Q N00 R./F Item MT, MLK, THRM# MX_L# MX_OV#, R 0/F_ othan Processor PROJET : E Quanta omputer Inc. Size ocument Number Rev othan (HOST) ate: Friday, October, 00 Sheet of

6 VP VHORE VHORE VHORE VHORE OMP0 OMP OMP OMP Place pulldown resistors within 0." of OMP pins mils Trace Width of OMP0, mils Trace Width of OMP, 0 0U_.V_ 0U_.V_ 0U_.V_ 0U_.V_ 0U_.V_ 0U_.V_ 0U_.V_ 0U_.V_ 0U_.V_ 0U_.V_ 0U_.V_ 0U_.V_ 0U_.V_ 0U_.V_ 0U_.V_ PU_V.0U/V_0U_.V_ VP Place voltage VP divider within 0." of GTLREF pin R K/F-00 Trace as Wider as possible. VHORE VHORE VHORE _VRUN VHORE Total caps = 0 uf > 0 uf (Intel Recommendation) ESR = m ohm/ // m ohm/ ---> = 0.m ohm.u/0v_.u/0v_.u/0v_.u/0v_.u/0v_ R./F U_.V_ 0U_.V_ 0U_.V_ 0U_.V_ 0U_.V_ 0U/.V_ R./F R0./F R./F, mf esr, mw esl, nh x 0 mf----- mw (typ) / nh / 0 x 0. mf---- mw (typ) / nh / 0 R 0_ Removed _VRUN U_.V_ 0U_.V_ 0U_.V_ 0U_.V_ 0U_.V_ 0 0U_.V_ 0U_.V_ 0U_.V_ 0U_.V_ 0U_.V_ 0 0U_.V_ 0U_.V_ 0U_.V_ 0U_.V_ 0U_.V_ R K/F 0.U/0V_.U/0V_.U/0V_.U/0V_.U/0V_ T T T T T T T T T T0 OMP0 OMP OMP OMP TEST TEST PU_V VHORE U P OMP0 P OMP OMP OMP GTLREF0 GTLREF0 TEST F TEST N RSV F RSV RSV E RSV V N V V F V0 V00 V0 V0 0 V0 V0 E V0 E V0 E V0 E V0 E V0 E V0 F V F V F V F0 V F V G V G V H V H V J V0 J V K V U V V V V V W V W V Y V Y V V0 V V V V V V V V V V0 0 V V V V V 0 V V V V V0 V V V V 0 V V V V V E V0 E V E V E V E V E V F V F0 V F V F V F V0 F V othan Processor othan OF POWER, GROUN, RESERVE SIGNLS E E E E0 E E E E E0 E E F F F F F F F F F F F F G G G G G H H H H J J J J J K K K K K L L L L M M M M M N N N N N P P P P R R,, STP_PU# PU_VI0 PU_VI PU_VI PU_VI PU_VI PU_VI othan othan T *P R N Install T *P SELPS_LK R 0_ SELPS_LK R 0_ R0 PSI No using for MX0, SELPS_LK, SELPS_LK R *0_N VP SEL0 SEL *0_N E SELPS_LK SELPS_LK U 0 W 0 VP0 W VP Y VP Y VP Y E VP othan Y E VP E VP F0 VP OF F VP F VP 0 0 F VP0 K POWER, GROUN N N VP L VP L VP M VP 0 M VP N VP N VP P VP P VP 0 R VP0 R VP T VP T VP U VP P VQ0 W VQ 0 E VI0 F VI F VI 0 G VI VI G VI H VI 0 E VSENSE F SENSE SEL0 SEL PSI 0 E R 00 E R 0 E R 0 E0 T 0 E T 0 E T 0 E T 0 E T 0 E0 U 0 0 E U 0 E U 0 F U F V F V F V F V F V F W F W 0 F W F othan Processor Size ocument Number Rev othan (Power) ate: Friday, October, 00 Sheet of PROJET : E Quanta omputer Inc.

7 VP VP R0 00/F VP VP HXROMP R./F R./F HXSOMP R0 /F Width HXSWING HYROMP R./F R./F 0.U/0V_ HYSOMP R /F 0mil Trace Length and Width 0mil Trace Length and 0mil Trace Length and Width 0mil Trace Length and Width HYSWING H#[0..] H#[0..] H#0 H# H# H# H# H# H# H# H# H# H#0 H# H# H# H# H# H# H# H# H# H#0 H# H# H# H# H# H# H# H# H# H#0 H# H# H# H# H# H# H# H# H# H#0 H# H# H# H# H# H# H# H# H# H#0 H# H# H# H# H# H# H# H# H# H#0 H# H# H# HXROMP HXSOMP HXSWING HYROMP HYSOMP HYSWING E E F H E F E K F J J H F K H H H K K J G H J L K J P L J P L U V R R P T R R U R T T R T V U W U V W W U U Y Y V Y W W Y Y W T L P U H0# H# H# H# H# H# H# H# H# H# H0# H# H# H# H# H# H# H# H# H# H0# H# H# H# H# H# H# H# H# H# H0# H# H# H# H# H# H# H# H# H# H0# H# H# H# H# H# H# H# H# H# H0# H# H# H# H# H# H# H# H# H# H0# H# H# H# HXROMP HXSOMP HXSWING HYROMP HYSOMP HYSWING HOST H# H# H# H# H# H# H# H0# H# H# H# H# H# H# H# H# H# H0# H# H# H# H# H# H# H# H# H# H0# H# HS# HST0# HST# HVREF HNR# HPRI# REQ0# HPURST# HLKINN HLKINP HSY# HEFER# HINV#0 HINV# HINV# HINV# HPWR# HRY# HSTN0# HSTN# HSTN# HSTN# HSTP0# HSTP# HSTP# HSTP# HERY# HHIT# HHITM# HLOK# HPREQ# HREQ0# HREQ# HREQ# HREQ# HREQ# HRS0# HRS# HRS# HPUSLP# HTRY# G E 0 F 0 E0 G0 E F0 G G 0 F G E F F E J E H0 E H K T U G F G K R V G K R W F G H# H# H# H# H# H# H# H#0 H# H# H# H# H# H# H# H# H# H#0 H# H# H# H# H# H# H# H# H# H#0 H# HPUSLP#_GMH H#[..] H#[..] S# HST0# HST# NR# PRI# HREQ0# PURST# HLK_MH# HLK_MH SY# EFER# HI0# HI# HI# HI# PWR# RY# HSTN0# HSTN# HSTN# HSTN# HSTP0# HSTP# HSTP# HSTP# HIT# HITM# HLOK# HREQ#0 HREQ# HREQ# HREQ# HREQ# RS#0 RS# RS# HTRY# R 0_ T *P T0 *P HVREF VP 0.U/0V_ R 00/F R 00/F oncern about HVREF Trace Length & Width T_0: Install R 0 ohm. PUSLP#, close to lviso 00mil R 00/F.U/0V_ LVISO T_00: hange footprint to mbga-intel-alviso from MG- o not install R for othan- and install for othan- PROJET : E Quanta omputer Inc. Size ocument Number Rev lviso (HOST) ate: Friday, October, 00 Sheet of

8 PM_EXTTS#0 PM_EXTTS# PM_EXTTS#0 PM_EXTTS# TP_N TP_N TP_N TP_N TP_N TP_N TP_N TP_N TP_N TP_N0 TP_N SMR_VREF_R SM_S0# SM_S# SM_S# SM_S# KE KE KE KE0 LK_SRM# LK_SRM LK_SRM# LK_SRM M_OOMP0 M_OOMP SMXSLEW SMYSLEW FG0 SELPS_LK SELPS_LK FG FG FG FG M_ROMPN M_ROMPP M_ROMPN FG FG FG FG0 FG FG M_ROMPP FG FG FG FG FG FG FG FG0 SMR_VREF_R PLTRST#_R FG REFSSLK# REFSSLK OT# OT SMR_VREF_R FG SMR_VREF_R INT_TXLOUT INT_TV_/R INT_TXLLKOUT- INT_TXLOUT- TV_REFSET INT_VG_GRN INT_ISP_ON INT_TXLOUT0- INT_TXLOUT VG_PIE_R REFSET INT_VG_LU INT_VG_RE INT_TV_Y/G INT_LON INT_TXLLKOUT INT_TXLOUT- INT_TXLOUT0 INT_TV_OMP MI_TXN0 MI_TXN MI_TXP0 MI_TXP SM_S#, SM_S0#, SM_S#, SM_S#, KE, KE, KE, KE0, LK_SRM# LK_SRM LK_SRM# LK_SRM LK_SRM# LK_SRM LK_SRM0# LK_SRM0 MI_RXN0 MI_RXN MI_RXP0 MI_RXP MI_TXN MI_TXN MI_TXP MI_TXP MI_RXN MI_RXN MI_RXP MI_RXP SELPS_LK, SELPS_LK, THERMTRIP#, PM_MUSY# IMVP_PWRG, PLTRST#,,0,, OT OT# REFSSLK# REFSSLK INT_VG_GRN INT_TXLOUT- LK_MH_GPLL# INT_TXLOUT- INT_VSYN INT_TXLLKOUT- INT_LON INT_VG_LU I_EIT INT_TXLOUT LK_MH_GPLL INT_LK INT_TXLLKOUT TV_Y/G INT_HSYN INT_TXLOUT0 I_EILK INT_TXLOUT INT_T INT_VG_RE INT_TXLOUT0- TV_/R INT_ISP_ON _VSUS VP _VSUS _VRUN _VSUS VG_PIE Size ocument Number Rev ate: Sheet of lviso (VG, MI) Friday, October, 00 Route as short as possible. Low=R High=R Low=MIx High=MIx System memory throttling using It's point to point, ohm trace, keep as short as possible. close lviso. SVOTRL_T default is no SOV Reserved for V T*P MIS PI-EXPRESS GRPHIS TV VG LVS UF LVISO SVOTRL_T H SVOTRL_LK H GLKN GLKP TV_ TV_ TV_ TV_REFSET J TV_IRTN TV_IRTN TV_IRTN LK E T E LUE E LUE# GREEN 0 GREEN# 0 RE RE# VSYN H HSYN G REFSET J0 LKLT_TRL E LKLT_EN F LTL_LK LTL_T L_LK F LV_EN F LIG LVG LVREFH F LVREFL F L_T F LLKN 0 LLKP LLKN LLKP LTN0 LTN LTN LTP0 LTP LTP LTN0 LTN LTN LTP0 LTP LTP EXP_OMPI EXP_IOMPO EXP_RXN0 E0 EXP_RXN F EXP_RXN G0 EXP_RXN H EXP_RXN J0 EXP_RXN K EXP_RXN L0 EXP_RXN M EXP_RXN N0 EXP_RXN P EXP_RXN0 R0 EXP_RXN T EXP_RXN U0 EXP_RXN V EXP_RXN W0 EXP_RXN Y EXP_RXP0 0 EXP_RXP E EXP_RXP F0 EXP_RXP G EXP_RXP H0 EXP_RXP J EXP_RXP K0 EXP_RXP L EXP_RXP M0 EXP_RXP N EXP_RXP0 P0 EXP_RXP R EXP_RXP T0 EXP_RXP U EXP_RXP V0 EXP_RXP W EXP_TXN0 E EXP_TXN F EXP_TXN G EXP_TXN H EXP_TXN J EXP_TXN K EXP_TXN L EXP_TXN M EXP_TXN N EXP_TXN P EXP_TXN0 R EXP_TXN T EXP_TXN U EXP_TXN V EXP_TXN W EXP_TXN Y EXP_TXP0 EXP_TXP E EXP_TXP F EXP_TXP G EXP_TXP H EXP_TXP J EXP_TXP K EXP_TXP L EXP_TXP M EXP_TXP N EXP_TXP0 P EXP_TXP R EXP_TXP T EXP_TXP U EXP_TXP V EXP_TXP W R 0/F_ T T T T T T T T.U/V_ T0.U/V_ R 0./F T T0*P T R 0./F R /F_ R0 *.K/F_N T0 R 0./F T T R0.K/F T R 0K-00 R 0/F_ T0*P T T T0*P T T R0 T0 T*P MI R MUXING FG/RSV PM LK N U LVISO MIRXN0 MIRXN MIRXP0 Y MIRXP MITXN0 MITXN MITXP0 Y MITXP SM_K0 M SM_K L SM_K E SM_K J SM_K F SM_K 0 SM_K0# N SM_K# K SM_K# E0 SM_K# J SM_K# F SM_K# 0 SM_KE0 P SM_KE M SM_KE H SM_KE K SM_S0# N SM_S# M SM_S# H SM_S# G SM_OOMP0 F SM_OOMP F SM_OT0 P SM_OT L SM_OT M SM_OT N0 SMROMPN K0 SMROMPP K SMVREF0 F SMVREF SMXSLEWIN E SMXSLEWOUT E SMYSLEWIN F SMYSLEWOUT F0 FG0 G FG H FG G FG F FG F FG G FG E FG FG J FG FG0 E FG FG E FG H FG FG H FG J FG H FG G FG G FG0 RSV G RSV G RSV J RSV RSV 0 RSV RSV M_USY# J EXT_TS0# J EXT_TS# H THRMTRIP# F PWROK 0 RSTIN# E REF_LKN REF_LKP REF_SSLKN REF_SSLKP N P N N N P N P N P N N N N N N0 N MIRXN MIRXN MIRXP MIRXP MITXN MITXN MITXP MITXP T T T R 0K/F T T.U/V_ T R 0/F_ T0 T T T T*P Quanta omputer Inc. PROJET : E.U/V_ T0 R 0./F R 0K/F R0 *.K/F_N R 0K-00 R 00/F T T R 0K/F T R.K/F T T T R T*P T*P T0*P T R0./F T T T R0 0/F_ R 0K/F R 0/F_ T*P T0*P R 0K-00

9 M MWE# M SRS# M SS# S_RVENIN# S_RVENOUT# M 0 M M M M M M M M M M M M M M M M M0 M M M M0 M M M M M M M M M MWE# R_M R_M R_M R_M R_M R_M M M M M M M M0 M R_M0 R_M R_M R_M R_M0 R_M R_M M M M M0 M M M M M M0 M M M M R_M M M R_M R_M R_M R_M R_M R_M R_M0 R_M R_M R_M M M M M M0 M R_M R_M R_M R_M0 R_M R_M R_SM_QS0 R_SM_QS R_SM R_SM0 SM_QS SM R_SM_QS R_SM R_SM_QS SM0 SM_QS0 R_SM SM SM_QS SM SM_QS R_SM_QS R_SM R_SM_QS R_SM SM_QS SM SM_QS SM_QS SM SM_QS SM R_SM_QS R_SM_QS R_SM SM R_SM R_M R_M R_M R_M R_M R_M R_M R_M R_M R_M R_M R_M R_M0 R_M R_M R_M R_M R_M R_M R_M R_M R_M0 R_M R_M R_M0 R_M R_M R_M R_M R_M R_M R_M R_M R_M R_M R_M R_M R_M R_M0 R_M R_M R_M R_M R_M R_M R_M R_M R_M R_M R_M R_M R_M R_M R_M0 R_M R_M R_M R_M0 R_M R_M R_M0 R_M R_M R_M M[0..] R_SM R_SM R_SM R_SM R_SM R_SM0 R_SM R_SM R_SM_QS R_SM_QS R_SM_QS R_SM_QS0 R_SM_QS R_SM_QS R_SM_QS R_SM_QS SM_QS[0..] SM[0..] M R_M M R_M M R_M M R_M M R_M M R_M R_M M M R_M M R_M M R_M M R_M M R_M M R_M M0 R_M0 M R_M M R_M R_M R_M M M M R_M M R_M M R_M M R_M R_M0 M0 R_M M R_M M M R_M M R_M R_M M R_M0 M0 R_M M M R_M R_M M R_M R_M M M M M S_RVENOUT# M M M M M S_RVENIN# M M M M M 0 M M M M M M M M M M M M0 M M M SRS# M M0 M SS# M M M MWE#, M SRS#, M SS#, M 0, M, M M[0..], M 0, M, M M[0..], M MWE#, M SRS#, M SS#, SM[0..], SM_QS[0..], M[0..], Size ocument Number Rev ate: Sheet of lviso (R) Friday, October, 00 RN PR-S-0 Quanta omputer Inc. PROJET : E RN PR-S-0 RN0 PR-S-0 R 0_ R0 0_ RN PR-S-0 R 0_ R 0_ RN PR-S-0 RN PR-S-0 RN PR-S-0 RN PR-S-0 RN PR-S-0 R 0_ RN PR-S-0 R0 0_ RN PR-S-0 RN PR-S-0 R 0_ R 0_ R 0_ T R SYSTEM MEMORY LVISO U SQ0 G SQ H SQ L SQ L SQ H SQ J SQ K SQ L SQ M SQ N SQ0 P SQ M SQ M SQ M SQ L SQ M SQ N SQ P SQ N SQ P SQ0 L0 SQ M0 SQ M SQ L SQ P SQ M SQ M SQ M SQ L SQ M SQ0 N SQ P SQ M SQ L SQ L SQ P SQ P SQ P0 SQ L SQ M SQ0 N SQ N SQ N SQ P SQ P SQ M SQ L SQ M SQ K SQ K SQ0 G SQ G SQ L SQ M SQ H SQ G SQ F SQ E SQ SQ SQ0 F SQ F SQ SQ S_S0# K S_S# K S_S# L S_M0 J S_M P S_M L S_M P S_M P S_M P S_M J S_M S_QS0 K S_QS P S_QS N S_QS P S_QS M S_QS M S_QS J S_QS E S_QS0# K S_QS# P S_QS# N0 S_QS# N S_QS# N S_QS# M S_QS# H S_QS# E S_M0 L S_M P S_M P S_M M S_M N S_M M S_M L S_M P0 S_M M S_M L0 S_M0 M S_M N0 S_M M0 S_M M S_S# N S_RS# P S_RVENIN# F S_RVENOUT# F S_WE# P R 0_ R 0_ RN PR-S-0 RN0 PR-S-0 RN PR-S-0 RN PR-S-0 R 0_ T R 0_ R 0_ RN PR-S-0 RN PR-S-0 RN PR-S-0 RN PR-S-0 R 0_ RN PR-S-0 RN PR-S-0 RN PR-S-0 RN PR-S-0 T RN PR-S-0 R SYSTEM MEMORY LVISO UG SQ0 E SQ E SQ G SQ G SQ E SQ E SQ F SQ F0 SQ H SQ H SQ0 K SQ G0 SQ G SQ G SQ H SQ J SQ K0 SQ J0 SQ H SQ H SQ0 K SQ H0 SQ H SQ G SQ F SQ G SQ J SQ K SQ H SQ H SQ0 G SQ J SQ G0 SQ G SQ G SQ H SQ H SQ H0 SQ J SQ K SQ0 J SQ K SQ J SQ H SQ K SQ J SQ J SQ K SQ G SQ G SQ0 SQ SQ H SQ G SQ E SQ SQ SQ SQ SQ SQ0 SQ SQ SQ S_S0# J S_S# G S_S# G S_M0 F S_M K S_M K S_M K S_M J0 S_M K S_M E S_M S_QS0 F S_QS K S_QS J S_QS K S_QS M0 S_QS H S_QS F S_QS S_QS0# F S_QS# K S_QS# K S_QS# J S_QS# L0 S_QS# H S_QS# F S_QS# S_M0 H S_M K S_M H S_M J S_M K S_M J S_M K S_M H S_M J0 S_M H0 S_M0 J S_M G S_M G0 S_M G S_S# H S_RS# K S_RVENIN# F S_RVENOUT# F S_WE# H RN PR-S-0 R 0_ RN0 PR-S-0 RN PR-S-0 RN PR-S-0 RN PR-S-0 T RN PR-S-0 RN PR-S-0

10 V_GG V_TV VQ_TV V_GPLL_R V_TVG V_RT V_TV _GG V_TV V_TV_R V_TVG_R V_TV_R VQ_TV_R V_PLL V._R_P VQ_TV_R V._R_P _GG V_GPLL V_RT_R V._R_P V_TV_R VG_PIE _TVG V_GPLL V_TV_R VP_GMH_P V_TV V_TV_R V_TV_R V_TV_R _TVG VP_GMH_P V_HPLL VP_GMH_P VG_PIE V._R_P V_TV_R V._R_P V_PLL V_RLL V_GG V_RLL V_TVG_R VP_GMH_P V._R_P V_MPLL _VRUN VP VP _VRUN _VRUN _VRUN VG_PIE VRUN VRUN VRUN _VRUN _VSUS _VRUN _VRUN _VRUN _VRUN _VRUN VRUN _VRUN VRUN VP _VRUN VP Size ocument Number Rev ate: Sheet of lviso (Power) 0 Friday, October, 00 Note: ll VSM pins shorted internally. Note: ll VSM pins shorted internally.. 0.U/0V_ R 0_ *nf_p_n L LMS.U/.V.U/0V_ 0.U/0V_ 0 0U_.V.U/0V_.U/0V_ L LMPGSN 0 0U_.V L0 LMPGSN.0U/V_ 0U_.V_.U/0V_ L LMPGSN *nf_p_n.u/0v_ 0 0U_.V_ 0 *nf_p_n.0u/v_ 0.U/0V_.U/.V_ 0 0U_.V_.U/0V_ 0.U/0V_ 0 0U_.V_ L LMPGSN 0.U/0V_ 0U_.V_ 0.U/0V_ L LMS.U/0V_ 0U_.V_ 0 *nf_p_n.u/0v_ L LMPGSN.U/0V_.0U/V_ L LMS.U/0V_ 0.U/0V_.U/0V_ 0 0U_.V_ 0U_.V_.U/0V_.U/0V_ L LMS R 0_.U/0V_ *nf_p_n.u/0v_ R 0_ R 0./F.U/0V_ POWER UH LVISO V0 T V R V N V M V K V J V V V U V T V R V0 P V N V M V L V K V J V H V G V V V U V0 T V R V P V N V M V L V K V J V H V K V0 H V K V J V K V K V K V K V W0 V U0 V T0 V0 K0 V V V U V K V W V V V T V K V K VH_MPLL0 VH_MPLL V_PLL V_PLL V_HPLL V_MPLL V_RT0 F V_RT E _RT G V_SYN H0 VTT0 K VTT J VTT K VTT W VTT V VTT U VTT T VTT R VTT P VTT N VTT0 M VTT L VTT K VTT W0 VTT V0 VTT U0 VTT T0 VTT R0 VTT P0 VTT N0 VTT0 M0 VTT K0 VTT J0 VTT Y VTT W VTT U VTT R VTT P VTT N VTT M VTT0 L VTT J VTT N VTT M VTT N VTT M VTT N VTT M VTT VTT N VTT0 M VTT N VTT M VTT N VTT M VTT N VTT M VTT VTT V VTT N VTT0 M VTT G V_TV0 F V_TV E V_TV0 V_TV V_TV0 F V_TV E V_TVG H _TVG G V_TV VQ_TV H V_LVS0 V_LVS V_LVS V_LVS VHV0 VHV VHV VSM0 M VSM H VSM P VSM VSM VSM VSM P VSM N VSM M VSM L VSM0 K VSM J VSM H VSM G VSM F VSM E VSM P VSM N VSM M VSM L VSM0 K VSM J VSM H VSM G VSM F VSM E VSM E VSM E VSM E VSM E VSM0 E0 VSM E VSM E VSM E VSM E VSM E VSM E VSM P VSM N VSM M VSM0 L VSM K VSM J VSM H VSM G VSM F VSM E VSM P VSM N VSM M VSM0 L VSM K VSM J VSM H VSM G VSM F VSM E VSM VSM VSM VSM0 0 VSM VSM P VSM M VSM E VTX_LVS0 VTX_LVS VTX_LVS V_SM0 F0 V_SM P V_SM F V_SM F VG0 E VG W VG U VG R VG N VG L VG J V_GPLL0 Y V_GPLL Y V_GPLL Y V_GG F _GG G R 0_ 0U_.V_.0U/V_.U/0V_ R 0_.U/0V_ R 0_ RV L LMPGSN.U/.V_ L LMPGSN 0.0U/V_ 0 *nf_p_n RV.U/0V_ 0.0U/V_.U/0V_ 0 0U_.V.U/0V_ Quanta omputer Inc. PROJET : E R0 0_.U/0V_ R 0_ 0U_.V_ 0U_V_L L LMPGSN 0 *nf_p_n.u/0v_.u/0v_ L LMPGSN.0U/V_ 0 0U_.V.0U/V_ R 0_.U/0V_ 00U/0V

11 VP VP _VSUS Size ocument Number Rev ate: Sheet of lviso (, NTF0 Friday, October, 00 RI is.v, RII is.v. Quanta omputer Inc. PROJET : E UE LVISO 0 G Y V T P M K H E N 0 L J F E E 0 Y W V U T R P N M L 0 K J H G F E N H 0 L F W V 0 U T R P N M L K J H 0 G F E N J 0 Y L G W V U T 0 R P N M L K J H G F 0 E P0 E Y0 0 M 00 J 0 G W 0 V 0 U 0 P 0 L 0 H 0 G F E W E 0 N L J G F W G E 0 J G J F F H L H 0 J E N F F K0 V0 0 G0 F0 E0 0 0 N G W T J 0 H L U N J F G 0 L K H K N L 0 J G K J F J 0 N L J G F Y H F 0 00 Y0 0 L N 0 H 0 E V 0 T 0 K H L Y P L E N 0 K G V G J E T 0 P L J P L W E N F 0 Y U P L H J 0 N L H E V T P 0 L J G E N L J G 0 Y LVS NTF U LVISO VTT_NTF0 W VTT_NTF V VTT_NTF U VTT_NTF T VTT_NTF R VTT_NTF P VTT_NTF N VTT_NTF M VTT_NTF L VTT_NTF W VTT_NTF0 V VTT_NTF U VTT_NTF T VTT_NTF R VTT_NTF P VTT_NTF N VTT_NTF M VTT_NTF L VSM_NTF0 VSM_NTF VSM_NTF VSM_NTF VSM_NTF VSM_NTF VSM_NTF VSM_NTF VSM_NTF VSM_NTF VSM_NTF0 VSM_NTF VSM_NTF 0 VSM_NTF 0 VSM_NTF VSM_NTF VSM_NTF VSM_NTF VSM_NTF VSM_NTF VSM_NTF0 VSM_NTF VSM_NTF VSM_NTF VSM_NTF VSM_NTF VSM_NTF VSM_NTF VSM_NTF VSM_NTF VSM_NTF0 VSM_NTF V_NTF0 W V_NTF V V_NTF U V_NTF T V_NTF R V_NTF P V_NTF N V_NTF M V_NTF L V_NTF W V_NTF0 V V_NTF U V_NTF T V_NTF R V_NTF P V_NTF N V_NTF M V_NTF L V_NTF W V_NTF V V_NTF0 U V_NTF T V_NTF R V_NTF P V_NTF N V_NTF M V_NTF L V_NTF W V_NTF V V_NTF U V_NTF0 T V_NTF R V_NTF P V_NTF N V_NTF M V_NTF L V_NTF W V_NTF V V_NTF U V_NTF T V_NTF0 R V_NTF P V_NTF N V_NTF M V_NTF L V_NTF W V_NTF V V_NTF U V_NTF T V_NTF P V_NTF0 N V_NTF M V_NTF L V_NTF Y0 V_NTF R0 V_NTF P0 V_NTF N0 V_NTF M0 V_NTF L0 V_NTF Y V_NTF0 R V_NTF P V_NTF N V_NTF M V_NTF L V_NTF Y V_NTF R V_NTF P V_NTF N V_NTF M V_NTF0 L V_NTF W V_NTF V V_NTF U V_NTF T V_NTF P V_NTF N V_NTF M V_NTF L _NTF0 _NTF _NTF Y _NTF _NTF _NTF Y _NTF _NTF _NTF Y _NTF _NTF0 _NTF Y _NTF _NTF _NTF Y _NTF _NTF _NTF Y _NTF R _NTF 0 _NTF0 0 _NTF _NTF _NTF _NTF _NTF _NTF _NTF Y _NTF R _NTF _NTF0 _NTF Y _NTF W _NTF V _NTF U _NTF T _NTF R _NTF P _NTF N _NTF M _NTF0 L _NTF _NTF _NTF Y _NTF W _NTF V _NTF U _NTF T _NTF R _NTF P _NTF0 N _NTF M _NTF L _NTF _NTF _NTF Y _NTF W _NTF V _NTF U _NTF T _NTF0 R _NTF P _NTF N _NTF M _NTF L _NTF _NTF Y _NTF _NTF Y

12 VRT RT VLW Item R K/F R M R K-00 RT_N0.V.U/0V_,, [0..],,, PME# PLK_IH Item Item,,0,, PLTRST#.U/0V_ R_VRT VSUS 0 Q PMS0 T TON R0 _ P R00V RT_N0 Try to remove SH, if possible. RT_RST# JP *SHORT P *R00V_N.V R K_ VRUN NMI 0M# FERR# IGNNE# INTR PUINIT# RIN# GTE0.U/0V_ R.K_ R K/F,, PIRST#,,, LKRUN# U SH P[0..] PS# PS# P0 P P PIOR# PIOW# PIORY IRQ PREQ PK# P SM_INTRUER# FERR# RIN# GTE0 Item elet R VRT U/0V_ VLW R 0K-00 R0 0K-00 VSUS P.0U/0V_ PLTRST#_ LK_KX LK_KX R _ P[0..].KHZ W R0 0M_ PIRST# PLTRST#_ P0 P P P P P P P P P P0 P P P P P PS# PS# P0 P P PIOR# PIOW# PIORY IRQ PREQ PK# U Y RTX Y RTX F NMI F R_FERR# 0M# F FERR# G IGNNE# G INTR F INIT# RIN# F 0GTE E 0 E F F E F E 0 H J K K L G 0 H H H M K K L 0 K P PME# G PILK R PIRST# R PLTRST# F LKRUN#/GPIO 0 F F E E F 0 E G RTRST# INTRUER# INTVRMEN S# E S# 0 E IOR# IOW# F IORY IEIRQ REQ K# PU PI IE RT LP PUPWRG/GPO INIT_V# THRMTRIP# SMI# STPLK# PUSLP# PSLP#/TP[] PRSLP#/TP[] ST -/ ZLI L0 L/F L/F L/F LRQ0# LRQ#/GPI LFRME# /E0# /E# /E# /E# FRME# IRY# TRY# EVSEL# STOP# PR SERR# PERR# PLOK# REQ0# REQ# REQ# REQ# REQ#/GPI0 REQ#/GPI REQ#/GPI0 GNT0# GNT# GNT# GNT# GNT#/GPO GNT#/GPO GNT#/GPO PIRQ# PIRQ# PIRQ# PIRQ# PIRQE#/GPI PIRQF#/GPI PIRQG#/GPI PIRQH#/GPI STLE# ST0_RXN ST0_RXP ST0_TXN ST0_TXP ST_RXN ST_RXP ST_TXN ST_TXP ST_LKN ST_LKP STRIS# STRIS Z_IT_LK Z_SYN Z_RST# Z_SIN0 Z_SIN Z_SIN Z_SO P N N N N P P G E E G E E E J H G G J J J E G E L M F E F E F N L M L M E G F F G G F 0 0 F F0 0 L0/FWH0 L/FWH L/FWH L/FWH LP_RQ0# LP_RQ# LFRME#/FWH PUPWRG THERMTRIP#_IH R_PUSLP# /E0# /E# /E# /E# FRME# IRY# TRY# EVSEL# STOP# PR SERR# PERR# PLOK# REQ0# REQ# REQ# REQ# REQ# REQ# REQ# GNT0# GNT# GNT# T0 T T T PIRQ# PIRQ# PIRQ# PIRQ# IH_GPIO S ST_LE# ST_RXN0_ ST_RXP0_ ST_TXN0_ ST_TXP0_ L0/FWH0, L/FWH, L/FWH, L/FWH, LP_RQ0# LFRME#/FWH, LK_PIE_ST# LK_PIE_ST R0./F STIS Place within 00mils of IH ball PUPWRG R0 _ R0 *0_N R00 0_ Item R _ R _ R _ T0 T R _ M_I0 M_I M_I RIN# SERIRQ GTE0 IRQ PIRQ# STOP# PIRQ# PIRQ# THERMTRIP#, SMI# STPLK# PUSLP#, PRSTP# PSLP# PRSTP# R _ VP /E0#,, /E#,, /E#,, /E#,, FRME#,, IRY#,, TRY#,, EVSEL#,, STOP#,, PR,, SERR#,, PERR#,, PLOK# REQ0# REQ# REQ# GNT0# GNT# GNT# PIRQ#, PIRQ# PIRQ# PIRQ#, M_SEN#, ST_RXN0_ 0 ST_RXP0_ 0,,,, SERIRQ < " VP R /F_ Item _ITLK _SYN _RESET# _SIN0 _SOUT VRUN VRUN VRUN REQ# SERR# REQ# REQ0# REQ0 : LN REQ : /RUS REQ : MINI PI GNT0 : LN GNT : /RUS GNT : MINI PI 0 0 VRUN *00P ST_TXN0_ *00P ST_TXP0_ PI Pullups RP.KX RP.KX R0 othan Installed othan N VRUN IRY# REQ# EVSEL# PERR# VRUN PIRQ# REQ# TRY# FRME# R0 Installed VRUN PLOK# REQ# REQ# IH_GPIO VRUN HLE# 0, ST_RXN0 0 ST_RXP0 0 istance between the IH- M and cap on the "P" signal should be identical distance between the IH- M and cap on the "N" signal for same pair. N Yonah Installed N 0 RP.KX R K-00 R R0 *00K N *00K N R K-00 oard I H LE Item R *00K N R K-00 IH-M *0P N 0K K Q0 *TYU 0 *0P N PROJET : E Quanta omputer Inc. Size ocument Number Rev IH-M (PU, PI, IE, ST, ) ate: Friday, October, 00 Sheet of

13 Item U Item Item VSUS LK_US LK_PIE_IH# LK_PIE_IH R *_ *.P_ Item00 PLK_SM PT_SM LIIH# THRM# IH_PWROK PRSLPVR NSWON# RSMRST#, IMVP_PWRG PM_MUSY#, LPP# LIIH# USP0 USP0- USO0# USP USP- USO# USP USP- USO# LK_US MI_RXN0 MI_RXP0 MI_TXN0 MI_TXP0 MI_RXN MI_RXP MI_TXN MI_TXP IH_RI# THRM# IH_PWROK PRSLPVR TLOW# NSWON# RSMRST# IMVP_PWRG PM_MUSY# LPP# 0K-00 R O0# O# O# O# LK_US T *P T *P T *P T *P T *P T *P T *P T *P T *P E T T R R V V U U H H G G K K J J Y W W T 0 E0 V U Y F W V USP0P USP0N O0# USPP USPN O# USPP USPN O#/GPI USPP USPN O#/GPI LK MI0_RXN MI0_RXP MI0_TXN MI0_TXP MI_RXN MI_RXP MI_TXN MI_TXP MI_LKN MI_LKP HSIN0 HSIP0 HSON0 HSOP0 HSIN HSIP HSON HSOP SMLK SMT SMLERT#/GPI US MI PI-EXPRESS RI# THRM# PWROK PRSLPVR/TP TLOW#/TP0 PWRTN# RSMRST# VRMPWRG M_USY#/GPIO SUS_STT#/LPP# SUSLK SM&SMI PM USPP USPN O# USPP USPN O# USPP USPN O#/GPI0 USPP USPN O#/GPI USRIS USRIS# MI_RXN MI_RXP MI_TXN MI_TXP MI_RXN MI_RXP MI_TXN MI_TXP MI_ZOMP MI_IROMP HSIN HSIP HSON HSOP HSIN HSIP HSON HSOP SMLINK0 SMLINK LINKLERET# SLP_S# SLP_S# SLP_S# LN_RST# SYS_RESET# WKE# MH_SYN# STP_PI#/GPO STP_PU#/GPO0 SERIRQ 0 0 Y Y W W F F M M L L P P N N W U Y T T T V U U G 0 O# O# O# O# SMLINK0 SMLINK SM_LINK_LERT# R_SYS_RESET# IH_PIE_WKE# MH_SYN# USP USP- USO# T_USP T_USP- USRIS MI_RXN MI_RXP MI_TXN MI_TXP MI_RXN MI_RXP MI_TXN MI_TXP Place within 00mils of IH- R0./F VSUS R./F MI_OMP _VRUN *P T Place within 00mils of IH- *P T *P T *P T *P T *P T *P T *P T0 T R 0_ SUS# SUS# O# O# O# O# PLTRST#,,0,, SYS_RESET# 0 STP_PI# STP_PU#,, SERIRQ,,,, RP 0KX IH_PIE_WKE# SMLINK0 SMLINK MH_SYN# O0# O# O# O# R 0 R 0K-00 R 0K-00 R0 0K-00 VSUS VRUN SYS_RESET# should be high faster than IH_PWROK. VSUS M_IH R _ 0P_ PSPK, PR_INSERT#, KSMI# SWI# SI# 0 IH_GPO 0 RST_H# Item PSPK PR_INSERT# KSMI# SWI# SI# SW00 T *P T *P T *P T *P PR_OK# T0 *P T0 *P E0 F E R M R 0 V F LK SPKR GPI GPI GPI GPI GPO GPO GPO GPIO EE_S EE_SHLK EE_OUT EE_IN MIS&GPIO LN GPIO ST0GP/GPIO GPIO GPIO STGP/GPIO STGP/GPIO0 STGP/GPIO GPIO GPIO LN_RX0 LN_RX LN_RX LN_TX0 LN_TX LN_TX P F R T E F G F0 E E E *P T *P T *P T *P T *P T *P T *P T *P T *P T R0 _ LI LI0 LN_LK LN_RSTSYN F *P T *P T VSUS R 0K-00 SWI# F G RSV RSV RSV RSV RSV RESERVE RSV RSV RSV RSV F G U VRUN R0.K PR_OK# IH-M VSUS VRUN R 0K-00 R0.K R0 0K-00 IH_PWROK RSMRST# KSMI# THRM# VSUS RP0 SI# LIIH# PT_SM SM_LINK_LERT# PR-0K VSUS RP PR-0K TLOW# IH_RI# PLK_SM R_SYS_RESET# PROJET : E Quanta omputer Inc. R 0K-00 Size ocument Number Rev IH-M (US, MI, LP) ate: Friday, October, 00 Sheet of

14 VMIPLL _V_PIE VMIPLL_R VREF VREF_SUS VREF VREF_SUS _VRUN _VSUS _VRUN VRT VRUN _VRUN _VRUN _VRUN VRT VRUN _VRUN VRUN VSUS _VRUN VP _VRUN VRUN VRUN _VRUN _VRUN VSUS VSUS _VRUN VSUS VSUS VSUS VRUN VRUN VLW _VSUS Size ocument Number Rev ate: Sheet of IH-M (Power & GN) Friday, October, 00 _V_PI _V_IH _V_ST_RX _V_ST_TX T_0: dding u cap to meet R.0 T_00: hange footprint to mbga0-intel-ich from MG0-IH R 00/F.U/0V_ GN U IH-M E0 0 E 0 E 0 E 00 E 0 E 0 E 0 E 0 F0 0 F 0 F 0 F 0 F 00 G 0 F 0 0 G 0 G 0 G 0 G0 0 G 0 G 0 G E 0 E 00 E 0 E 0 E 0 F 0 F 0 F 0 F 0 G 0 G 0 G 00 G 0 G 0 H 0 H 0 H 0 J 0 J 0 J 0 J 0 K 00 K 0 K 0 K 0 K 0 L 0 L 0 L 0 L 0 L 0 M 0 M M M M M M M M N N 0 N N N N N N N P P P 0 P P P R R R R R R R 0 R R R R T T T T T T 0 T T T T U U U U U V 0 V V V W W W W W Y Y 0 Y Y E 0U_V_L.U/0V_ 0U_.V_ R 0_.U/0V_.U/0V_ R *0_N.U/0V_ U/0V_.U/0V_.U/0V_.U/0V_ L LMS.U/0V_ 0.U/0V_ 0.U/0V_.U/0V_.U/0V_.U/0V_.U/0V_ U/0V_.U/0V_.U/0V_.U/0V_.U/0V_ R *0_N 0.U/0V_ RV.U/0V_.0U/V_ Quanta omputer Inc. PROJET : E.U/0V_ RV 0.0U/V_.U/0V_.U/0V_.U/0V_ L LMP00SPG.U/0V_.U/0V_.U/0V_ V U IH-M V V V V V V V V F V F V 0 F V G V G V G V G V H V H V J V J V K V 0 K V L V L V M V M V N V N V N V N V N V 0 P V P V P V P V R V R V T V T V U V U V 0 V V V V W V W V Y V Y V V V V V 0 V V E V E V F V G V V V V V 0 V V E V E V F V G VMIPLL V E VSTPLL E V G0 VLN_/VSUS VLN_/VSUS F VLN_/VSUS G VLN_/VSUS G VSUS VSUS U VSUS V VSUS V VSUS W VSUS Y VSUS VSUS VSUS VSUS 0 F VSUS G VSUS G V V 0 0 V V L V L V L V L V L V M V M V P V 0 P V T V T V U V U V U V U V U V F V V V V V V V G V G V 0 G V 0 V V V E V H V H V J V L V L V 0 M V P VSUS R VSUS U VSUS G V V V 0 V V E0 V E V E V E V E V F0 V G0 V G V P V VREF VREF VREF_SUS F VUSPLL VSUS 0 VRT VLN_/VSUS G0 VLN_/VSUS G V_PU_IO V_PU_IO V_PU_IO G VSUS VSUS VSUS E VSUS F VSUS F VSUS G VSUS G 0.U/0V_.0U/V_.U/0V_.U/0V_.U/0V_ R R.U/0V_

15 _VSUS _VSUS _VSUS _VSUS _VSUS _VSUS _VSUS _VSUS _VSUS 0 LK_SRM0 LK_SRM0# SOIMM0 N VREF VREF M M M M0 Q0 Q M M0 Q Q SM_QS0 V V 0 SM0 SM_QS0 M QS0 M0 M M Q Q M M M M Q Q M M Q Q 0 M V V M M SM_QS Q Q SM SM_QS QS M M M M M0 Q0 Q 0 M M0 Q Q LK_SRM0 V V LK_SRM LK_SRM LK_SRM0# K0 V LK_SRM# K0 LK_SRM# 0 M M0 M M0 M Q Q0 M M Q Q0 M Q Q SM_QS V V Q Q SM SM_QS V V SM M QS M M M QS M M Q Q 0 M Q Q 0 M M M M Q Q M M Q Q M Q Q M V V Q Q M M V V M SM_QS Q Q 0 SM SM_QS Q Q 0 SM QS M M QS M M0 M M0 M Q Q0 M M Q Q0 M Q Q V V 0 Q Q V V QS M QS M 0 V V 0 V V _VSUS _VSUS U U/RESET U U/RESET R 00_ K 0 R 00_ R 00_ K V R 00_ K 0 KE V V K V KE0 KE V V KE KE KE0 KE KE0 M M U U/ M M M M U U/ M M M M 00 0 M M M M 00 M M M M M M M M 0 M M M M M M M M 0 M M M M M M M M 0 M M M M 0 0 M M0 M M 0 M M0 0 M M0 V V 0 M M M0 V V M M 0 0/P M SRS# M 0 M SRS# M MWE# 0 RS 0/P M SS# M MWE# M SS# SM_S0# WE S 0 0 RS SM_S# SM_S# WE S 0 SM_S# M M S0 S M M U() U S0 S M U() U M M M M Q Q M M Q Q M Q Q 0 SM_QS V V Q Q 0 SM SM_QS V V SM M QS M M M QS M M Q Q M Q Q M M M M0 Q Q 0 M M0 Q Q 0 M Q0 Q M V V Q0 Q M M V V M SM_QS Q Q SM SM_QS Q Q SM QS M M 0 QS M M M 0 M M Q Q M M Q Q M Q Q V V Q Q LK_SRM# V V LK_SRM# V K LK_SRM# LK_SRM V K LK_SRM K 0 LK_SRM M K 0 M M M M Q Q M M Q Q M Q Q SM_QS V V Q Q SM SM_QS V V SM M0 QS M 0 M M0 QS M 0 M Q0 Q M Q0 Q M M M M Q Q M M Q Q M Q Q0 M0 V V 0 Q Q0 M M0 V V 0 M SM_QS Q Q SM SM_QS Q Q SM QS M M QS M M M M M Q Q M M Q Q M Q Q 0 SMT V V Q Q 0 SMT V V GT_SM VRUN SMK S S0 SMK S S0 SL S GLK_SM SL S VRUN V(SP) S VRUN SMbus address 0 R0 V(I) U 00 V(SP) S R *0K N *0K N V(I) U 00 0 QT_R_SOIMM_H. QT_R_SOIMM_H. SMbus address.u/0v_ LOK 0,,.U/0V_ LOK,, P00 R SRM SO-IMM (00P) KE 0, N VREF Q0 Q V QS0 Q Q Q V Q QS Q0 Q V K0 K0 KE, SOIMM P00 R SRM SO-IMM (00P) VREF Q Q V 0 M0 Q Q Q 0 V Q M Q 0 Q V V 0 M M SM0 M M M M SM M M _VSUS _VSUS _VSUS _VSUS _VSUS LK_SRM# LK_SRM.U/0V_ 0.U/0V_.U/0V_.U/0V_.U/0V_.U/0V_.U/0V_.U/0V_.U/0V_.U/0V_.U/0V_.U/0V_.U/0V_.U/0V_.U/0V_.U/0V_.U/0V_ 0.U/0V_.U/0V_.U/0V_.U/0V_.U/0V_ 0.U/0V_.U/0V_.U/0V_.U/0V_ 0.U/0V_.U/0V_.U/0V VSUS 0 0U/.V_ ME issue change package from to and from.v to V and the cost /V lower than /.V.(.NT-->NT) and ESR lower too. M M[0..] M 0 M M SRS# M SS# M MWE# M M[0..] M 0 M M SRS# M SS# M MWE# M[0..] SM_QS[0..] SM[0..] SM_S0# SM_S# SM_S# SM_S# KE0 KE KE KE.U/0V_.U/0V_.U/0V_.U/0V_ 0.U/0V_ 0U/V <Type>.U/0V_.U/0V_.U/0V_.U/0V_.U/0V_.U/0V_.U/0V_.U/0V_ 0.U/0V_.U/0V_ M M[0..], M 0, M, M SRS#, M SS#, M MWE#, M M[0..], M 0, M, M SRS#, M SS#, M MWE#, M[0..], SM_QS[0..], SM[0..], SM_S0#, SM_S#, SM_S#, SM_S#, KE0, KE, KE, KE,.U/0V_.U/0V_.U/0V_ 0.U/0V_.U/0V_ PROJET : E Quanta omputer Inc..U/0V_ 0.U/0V_ 0.U/0V_.U/0V_ Size ocument Number R ev R SO-IMM 00P ate: Friday, October, 00 Sheet of

16 _VRUN For terminal R-pack. _VRUN.U/0V_.U/0V_ 0.U/0V_.U/0V_.U/0V_.U/0V_.U/0V_.U/0V_.U/0V_.U/0V_.U/0V_.U/0V_.U/0V_.U/0V_.U/0V_.U/0V_.U/0V_.U/0V_.U/0V_ PS.U/0V_.U/0V_.U/0V_ 0.U/0V_ 0U/.V VRUN 0.U/0V_.U/0V_.U/0V_ 00.U/0V_.U/0V_.U/0V_.U/0V_.U/0V_.U/0V_ 0.U/0V_.U/0V_.U/0V_.U/0V_.U/0V_.U/0V_ 0.U/0V_.U/0V_.U/0V_.U/0V_ PS _VRUN _VRUN _VRUN RN PR-S- RN PR-S- RN PR-S- PR-S- RN M M M0 M M M M M M M M M M M M M0 RN PR-S- RN PR-S- RN PR-S- PR-S- RN SM0 SM SM SM R _ R _ R _ R _ R _ R _ R _ R _ SM SM SM SM RN PR-S- PR-S- RN RN PR-S- RN PR-S- M SS# M MWE# M 0 M M KE M M M M SM_S# M SRS# M M0 M M M M M M M M M RN PR-S- RN PR-S- RN PR-S- RN PR-S- RN PR-S- RN PR-S- M0 M M M M M M M RN PR-S- PR-S- RN R _ SM_QS0 R _ SM_QS R _ R _ SM_QS SM_QS RN PR-S- RN PR-S- M M0 M M M M M M SM_S# M SS# M M M M0 RN PR-S- RN PR-S- RN PR-S- RN PR-S- M M M M0 M M M M RN PR-S- RN0 PR-S- R _ SM_QS R _ SM_QS R0 _ R _ SM_QS SM_QS RN M SRS# PR-S- M RN0 SM_S0# PR-S- M MWE# M M0 M M M M RN PR-S- RN PR-S- RN PR-S- PR-S- RN RN PR-S- RN PR-S- RN PR-S- RN0 PR-S- M M M M M M M M0 M M M M M M M M M M M M M0 M M M RN PR-S- RN PR-S- RN PR-S- RN PR-S- RN0 PR-S- RN PR-S- M[0..] SM_QS[0..] SM[0..] M M[0..] M 0 M M SRS# M SS# M MWE# M[0..], SM_QS[0..], SM[0..], M M[0..], M 0, M, M SRS#, M SS#, M MWE#, M M[0..] M 0 M M SRS# M SS# M MWE# M M[0..], M 0, M, M SRS#, M SS#, M MWE#, RN PR-S- RN PR-S- RN PR-S- RN0 PR-S- KE M M M M M M KE0 M M KE M M M M M M M M M M M 0 M M SM_S# M M RN PR-S- RN PR-S- RN PR-S- RN0 PR-S- RN PR-S- RN PR-S- M M M0 M M M M M RN PR-S- RN PR-S- SM_S0# SM_S# SM_S# SM_S# KE[0..] SM_S0#, SM_S#, SM_S#, SM_S#, KE[0..], PROJET : E Quanta omputer Inc. Size ocument Number R ev R TERMINTION ate: Friday, October, 00 Sheet of

17 FS FS FS PU SR PI RSV 00 SMbus address LK_EN# STP_PI#,, STP_PU# TI_FLSH_M LK_US, SELPS_LK, SELPS_LK R *0K_N R0 0K-00 SELPS0_LK VRUN R *0_N R *0_N SELPS_LK VP R *0_N R0 *0K_N SELPS_LK FS and FS are directly controlled by othan- OT OT# VRUN LK_EN# R R0 Item00 GLK_SM GT_SM R 0 R0 0 SELPS_LK SELPS_LK R.K_ PR-S- RP Item P P R_OT R_OT# othan Install N XOUT SELPS0_LK VREF_R LKV LKV LKV othan N N XIN <00mil Y.MHZ V_R IREF R /F Iref=m, Ioh=*Iref V_R U 0 XTL_IN XTL_OUT 0 VTT_PWRG#/P# PI_STOP# PU_STOP# SLK ST FS/US_ FS/TEST_MOE FS/TEST_SEL V_REF V_PU V_PI_ V_PI_ V_SR0 V_SR V_SR V_ IREF OT OT# V K-0M GN_ GN_REF GN_PI_ GN_PI_ GN_SR GN_PU REF PU0 PU0# PU PU# 0 PU_ITP/SR PU#_ITP/SR# SR SR# SR SR# 0 SR SR# SR SR# SR SR# SR SR# 0 SR0 SR0# PI PI PI PI PIF PIF0/ITP_EN IS0/YXX 0m ( MX. ) M_REF R_HLK_PU R_HLK_PU# R_HLK_MH R_HLK_MH# R_MH_GPLL R_MH_GPLL# R_PIE_ST R_PIE_ST# R_PIE_IH R_PIE_IH# R_REFSSLK R_REFSSLK# R_PLK_LN R_PLK_PM R_PLK_SIO R_PLK_MINI R_PLK_IH PIF0 Place these termination to close K0M. ause those Pin-out is for urrent-mode. R./F R0./F R./F R./F RP PR-S- RP PR-S- RP LK_MH_GPLL LK_MH_GPLL# PR-S- RP LK_PIE_ST LK_PIE_ST# PR-S- RP LK_PIE_IH LK_PIE_IH# PR-S- RP REFSSLK REFSSLK# PR-S- Item00 R _ R _ R _ R _ R _ R _ R0 0K-00 VRUN HLK_PU HLK_PU# HLK_MH HLK_MH# LK_MH_GPLL LK_MH_GPLL# LK_PIE_ST LK_PIE_ST# LK_PIE_IH LK_PIE_IH# REFSSLK REFSSLK# PLK_LN PLK_PM PLK_ PLK_MINI PLK_IH PLK_LP Item0 R R R *0P_N *0P Item0 M_ *0P_N M_SUPERIO M_IH K-0M PIN, Strap Pin. for ITP or PIE using. onnect IH SM PT_SM PT_SM These are for backdrive issue Q RHU00N0 VRUN RP PR-S-0K onnect R Module's SM GT_SM GT_SM T_0: hange MOS to RHU00N0 due to layout concern. T_00: hange footprint to TSSOP-_- from TSSOP-0 L VRUN 0L-0 0 ohms@00mhz Tie to V (Logic ) is for ITP using. Tie to GN (Logic 0) is for PIE using..u/0v_ LKV LK_MH_GPLL R./F LK_MH_GPLL# R./F LK_PIE_ST R./F LK_PIE_ST# R./F PLK_SM PLK_SM Q.0U/0V_.0U/0V_ RHU00N0 GLK_SM GLK_SM R. V_R LK_PIE_IH LK_PIE_IH# REFSSLK REFSSLK# R0./F R./F R./F R./F VRUN L0 0L-0 0 ohms@00mhz.0u/0v_.0u/0v_ 0.0U/0V_.0U/0V_ LKV 0.U/0V_ R R.0U/0V_.U/0V_ VREF_R.0U/0V_ OT OT# R./F R./F Place these termination to close K0M. ause those Pin-out is for urrent-mode. R..0U/0V_ V_R.U/0V_ ypass Ps need to follow ypass P. Routing Rule, no vias between P to HIPSET V Pin or GN. Size ocument Number Rev LOK Generator ate: Friday, October, 00 Sheet of PROJET : E Quanta omputer Inc.

18 N LIIH# LI# SW MPU-0- LI-SWITH 0 S LI#.U/0V VRUN R0 00K_ VLW S VRUN R.K_ ISPON Q N00 Item L_ON0 EILK EIT INT_TXLLKOUT INT_TXLLKOUT- INT_TXLOUT INT_TXLOUT- INT_TXLOUT INT_TXLOUT- INT_TXLOUT0 INT_TXLOUT0- ISPON LI LI0 LV.U/0V_ INT_TXLLKOUT INT_TXLLKOUT- INT_TXLOUT.U/V-0 INT_TXLOUT- INT_TXLOUT INT_TXLOUT- INT_TXLOUT0 INT_TXLOUT0- RIGHT LI LI0 EEI_V Item0 VRUN 000P_ R 0K-00 LI0 LI R 0K-00 VIN VRUN INT_LON INT_LON R0 00K_ Q N00 E_FPK# _VRUN _VRUN VRUN R.K_ R.K_ I_EILK EILK N00 Q _VRUN _VRUN VRUN R0.K_ R.K_ I_EIT EIT N00 Q _VRUN VRUN VRUN INT_ISP_ON INT_ISP_ON Q N00 R 0K-00.U/0V_ U0 TRE 0MIL IN IN ON/OFF OUT GN GN LV_.U/0V_ L 0_ T0U/0V.U/0V_ 00.0U/V_ LV T0U/0V Item E_FPK# Q N00 R *0 N T0_ PROJET : E Quanta omputer Inc. Size ocument Number Rev L onnector ate: Friday, October, 00 Sheet of

19 E SUSLE_LUE# SUSLE_LUE# Q VSUS R 0K_ PTEU Item Q PTEU R 00_ SUS_LUE# SUSLE_MER# SUSLE_MER# Q VSUS R 0K_ PTEU Q PTEU R 00_ SUS_MER# Item VRUN VRUN *SU-_N *SU-_N *SU-_N U HTGH R00 P N 0K_.U/0V_ Item VRUN *SU-_N INT_VSYN VG_RE VG_HSYN R P VG_GRN VG_LU PR_VSYN PR_HSYN *SU-_N PR_LK R PR_T K-00 0, M_SEN# P P P INT_HSYN VG_VSYN U HTGH R _VRUN VRUN 00- P *SU-_N R0.K_ R.K_ Q N00 R.K_ R.K_ P *SU-_N P *SU-_N INT_LK P P P R 0 VRUN *SU-_N *SU-_N *SU-_N Item P INT_T *H-TSSI P HOLE HOLE HOLE *H-I00P *H-TI P HOLE HOLE HOLE *H-I00P *H-I00P *H-I00P Q N00 TV-oard fixing Nut HOLE HOLE *H-I00P *H-I00P *SU-_N P0 *SU-_N P *SU-_N P *SU-_N P *SU-_N HOLE0 HOLE HOLE *H-I00P *H-I00P *H-I00P HOLE HOLE *H-I00P *H-I00P HOLE *H-I00P PU SOKET HOLE HOLE HOLE H-P H-P H-P HOLE HOLE HOLE0 HOLE HOLE HOLE *H-I00P *H-I00P *H-I00P *H-I00P *H-I00P *H-I00P PROJET : E Quanta omputer Inc. Size ocument Number Rev RT & TV onnector ate: Friday, October, 00 Sheet of E

20 ST H N0 ST 0 0 ST_TXP0 ST_TXN0 ST_RXN0 ST_RXP0 VH VH Item VH VH L L. *00P *00P LMPGSN LMPGSN ST_RXP0_ ST_RXN0_ ST_RXN0 ST_RXP0 VRUN VRUN Item, R VRUN.K_ HLE# VH -IERST P P P P P P P P0 PREQ PIOW# PIOR# PIORY PK# IRQ P P0 PS# HLE# R 0 PT H.U/V_ H_ON N 0 000P_.U_0V P P P0 P P P P P SEL PIG# P PS# FOR MSTER R VH 0_ *0U_0V_N P[0..] PS# PS# P0 P P PIOR# PIOW# PIORY IRQ PREQ PK# R *.K_N P[0..] PS# PS# P0 P P PIOR# PIOW# PIORY IRQ PREQ PK# PREQ VRUN VRUN *SUYIN-00_H RST_H# R 0_ R 0K-00 VH,,,, PLTRST# R0 *0 N -IERST O Q TEU IH_GPO LE# R0 0_ Q N00 Q N00 R0 0K-00 HLE# Item LE# VO -IERST LE# R VO 0 Item N FOR SLVE P P P P P P P P0 PIOW# PIORY IRQ P P0 PS# RSEL R *0_N N ON0_LP P P P0 P P P P P PREQ PIOR# PK# PIG# P PS#.U/0V_ 000P_ 000P_ 0U/.V_ VO VO L.0 LMPGSN VRUN Size ocument Number Rev H & ROM onnector ate: Friday, October, 00 Sheet 0 of PROJET : E Quanta omputer Inc.

21 PLK_PM PMSPK,,,,,,,,,, [0..] if -VR_EN pull-low, VR_PORT and VPLL_ will be.v outpin.,, PR,, SERR#,, PERR#,, STOP#,, IRY#,, TRY#,, PIRST#,, EVSEL#,, FRME# GNT# REQ#,,, PME# [0..] /E0# /E0# /E# /E# /E# /E# /E# /E# R 00/F *0P_ R *_ VSUS R PR SERR# PERR# STOP# IRY# TRY# PIRST# EVSEL# FRME# 0K-00 SS W N U V W R U V N0 R0 U0 V0 N R U V R U V W P R U V V U V W U V V U W W W W W P P U V W U R R N V T U T L R U PI US ORE LOGI PWR GN GN /E0# GN /E# GN /E# GN /E# GN0 GN ISEL GN GN PLK GN GN PR SERR# PERR# T STOP# LOK IRY# LTH TRY# PRST# EVSEL# GRST# FRME# GNT# REQ# MFUN0 MFUN MFUN MFUN RIOUT#/PME# MFUN SPKROUT MFUN SUSPEN# MFUN Multifunction& Miscellaneous PI VP0 VP VR_EN# VR_PORT0 VR_PORT V0 V V V V V V V V V V0 V V V GN0 GN GN GN GN W W0 H H M H H H0 H H J J K K M M M0 M N G G G H J J0 J K K0 K L L L0 L L M N L N VSUS VSUS 0.U/0V_.U/0V_ R 0_.U/0V_ 0.U/0V_.U/0V_.U/0V_.U/0V_.U/0V_.U/0V_.U/0V_.U/0V_.U/0V_.U/0V_.U/0V_.U/0V_.U/0V_.U/0V_.U/0V_ SKTPLKR R 0_ TPST TPSLOK TPSLTH GRST# T *0_N PIRST# R N M P P P N R PIRQ#, PIRQ# PIRQ#, SERIRQ,,,, PLOK# R_LE, R0 VSUS 0K-00 VSUS Item R0 00K *SS_N GRST#_ 0.U IOPJ- of NS have internally weak pull up LK P P P M N N N M M M L L L L K L K G H H F G E E M K G F H G J H H J K J E J J F N K F N F K U _/_0 _/ / / / / / / / 0/ E#/_0 _OE#/ / IOR#/ / IOWR#/ / / / / /_0 _/ / / / / 0/ 0/ / / /_0 _0/ E#/_E0# _/_E# _/_E# _REG#/_E# _/_LK _/_FRME# _/_IRY# _/_TRY# _/_EVSEL# _0/_STOP# _/_PR _/_PERR# _WIT#/_SERR# _INPK#/_REQ# _WE#/_GNT# _REY/_INT# _/_LOK# _WP/_LKRUN# _RESET/_RST# _/_RSV _/_RSV _VS#/_VS _VS#/_VS _#/_# _#/_# _V/_UIO _V/_STSHG _/_RSV V0 V PI P R / R US INTERFE _/0 _/ _/ _/ _/ _/ _/ _/ _/ _0/ _E#/0 _OE#/ _/ _IOR#/ _/ _IOWR#/ _/ _/ _/ _/ _/0 _/ _/ _/ _/ _/ _0/ _0/ _/ _/ _/0 _0/ _E#/E0# _/E# _/E# _REG#/E# _/LK _/FRME# _/IRY# _/TRY# _/EVSEL# _0/STOP# _/PR _/PERR# _WIT#/SERR# _INPK#/REQ# _WE#/GNT# _REY/INT# _/LOK# _WP/LKRUN# _RESET/RST# _/RSV _/RSV _VS#/VS _VS#/VS _#/# _#/# _V/UIO _V/STSHG _/RSV V0 V E E F E G E 0 G E G 0 F E SKTPLKR G0 F0 E E0 0 E E VSUS E0# E# E# E# FRME# IRY# TRY# EVSEL# STOP# PR PERR# SERR# REQ# GNT# INT# LOK# LKRUN# RST# _/RSV _/RSV VS VS # # UIO STSHG _/RSV.U/0V_.U/0V_ VSUS, LPP# R R 0K-00 *0_N 0 *0P N Item GRST# GRST# PROJET : E Quanta omputer Inc. Size ocument Number Rev PMI TI ate: Friday, October, 00 Sheet of

22 0 E0# E# PR PERR# GNT# INT# V VPP LK IRY# E# 0 _/RSV LKRUN# # _/RSV 0 VS _/RSV LOK# STOP# EVSEL# V VPP TRY# FRME# VS RST# SERR# REQ# E# UIO STSHG 0 # Item Item VSUS TPST TPSLOK TPSLTH GRST# VPP V TPST TPSLOK TPSLTH N PMI SOKET GN E- E0 0- OE E - PR - PERR WE/PGM - GNT RY/SY,IRQ*INT V VPP - LK 0 - IRY - E RFU WP,IOIS-KRUN GN GN RFU - E- 0 RFSH,VS*-VS IOR- IOWR- - - RFU - LOK 0- STOP 0 - EVSEL V VPP - TRY - FRME - - N - VS RESET-RST WIT-SERR 0 INPK-REQ REG- E V,SP-UIO V,STSHG-* GN SNT-0-P GN GN GN GN GN GN 0 U V_0 V_ V_ N_ T N_ LOK SHN# LTH V_ 0 N_ VPP/VORE V_0 V VPP/VORE V0 V0 N_ 0 V O# GN.VIN0 RESET#.VIN N_ TPS0 () Item 0.U/0V_ Item 0U_.V_.U/0V_ VSUS VSUS, R_LE Item 0U_.V_ IRLML0 Rds(on)=0. VSUS M_TRL0# VSUS -S VSUS -SM M_PWR_TR low active(default), or change register to high active Flash Media Layout Guidelines:. Signal traces should be 0 Ohm /- 0%.. ll signal traces should be routed with equal propagation delay, and with trace lengths as short as practical.. Ohm damping resistor for MS_LK and S_LK should be placed near the PI source..u/0v_.u/0v_ R.K Item Item Q IRLML0 *SS M_TRL0# T -MS -S -SM MSLK/SLK/-SMELWP R _ MSLK/SLK/-SMELWP_PI MSS/SM/-SMWE MS/S/SM MS/S/SM MS/S/SM MS/S/SM 0 VSUS *SS M_V 0 R.U/0V_ 0U_.V_ *00K_N Q *IRLML0.U/0V_.U/0V_ -S MS/S/SM MS/S/SM MSS/SM/-SMWE MSLK/SLK/-SMELWP MS/S/SM 0 MS/S/SM S_WP/-SME Item Item VSUS TI Erratum MSLK/SLK/-SMELWP MS/S/SM -MS MS/S/SM MS/S/SM 0 MS/S/SM MSS/SM/-SMWE M_V SM_RE# SM_LE SM_ SM_ SM_ SM_ S_WP/-SME SM_LE/S_GPIO0 SM_R/#/S_RFU T T0 T T T T T TPST TPSLOK TPSLTH V VPP U F MS_# E S_# F SM_# PI IN R REER (X,MM/S,MS) F M_PWR_TRL_0 F M_PWR_TRL_ G MS_LK//S_LK//SM_EL_WP# F MS_S//S_M//SM_WE# H MS_T//S_T//SM_ G MS_T//S_T//SM_ G MS_T//S_T//SM_ G MS_SIO(T0)//S_T0//SM_0 J SM_RE# J SM_LE H SM_ J SM_ J SM_ J SM_ H S_WP//SM_E# M_V Six For ard J SM_LE//S_GPIO0 K SM_R/#//S_RFU K SM_PHYS_WP#//S_F L L S_PWR_TRL S_# K S_LK K S_RST L S_T L S_O# R 0K-00 S_VVK S_V_V N0 _S T_S /T_S M_S _S V_S LK_S _S T0_S 0 T_S WP_S _MS V_MS SLK_MS RESERVE_MS INS_MS RESERVE_MS SIO_MS RESERVE_MS 0 S_MS _MS GN MSX0-X0-0X00 V V_X _X 0 _X _X _X _X _X _X 0_X GN_X -WP_X -WE_X 0 LE_X LE_X -E_X -RE_X R/-_X GN_X GN GN *0P N *0P N *0P N.U/0V_.U/0V_ 0U_.V_.U/0V_ 0U_.V_ SM_ SM_ SM_ SM_ MS/S/SM MS/S/SM MS/S/SM MS/S/SM 0 MSLK/SLK/-SMELWP MSS/SM/-SMWE SM_LE SM_LE/S_GPIO0 S_WP/-SME SM_RE# SM_R/#/S_RFU -SM PROJET : E Quanta omputer Inc. Size ocument Number Rev PMI Socket & -IN- ate: Friday, October, 00 Sheet of

23 U (FIREWIRE) N P T Item0 *.P_N *.P_N *.P_N *.P_N L_TP0 L_TP0- L_TP0 L_TP0- Item0 PS M PHY PORT 0 TP0 TP0- TP0 TP0- TPIS0 V W V W U TP0 -TP0 TP0 -TP0 IS0 R R R R./F_./F_./F_./F_ R U/0V_.K/F_ 0P_ IS URRENT RYSTL EEPROM US R0 R XO XI S SL U U R R M M _R0 _R X-0MIL Y X000 X-0MIL _ST _SLK R R R R0 R.K/F_ P_.MHz 0 P_.K_.K_ *0 N *0 N 0MIL VSUS L_TP0 L_TP0- L_TP0 L_TP0- L PLWS00SQT <PN> F_TP0P L PLWS00SQT <PN> F_TP0N F_TP0P F_TP0N J 00F00S0ZL PHY PORT TP TP- TP TP- TPIS V W V W U TP R -TP R TP R -TP R IS./F_./F_./F_./F_ R U/0V_.K/F_ 0P_ POWER LSS P0 P P VPLL_ R U V T P0 P P R *0 N R 0_ R *0 N R 0_ R *0 N R 0_.U/0V_ VSUS VSUS VSUS _SLK _ST U SL S WP NM0 0 V GN VSUS.U/0V_ T T R 0_ W T P N RSV TEST0 VPLL_ V0 V V V R R V L VPLL- 0_.U/0V_.U/0V_.U/0V_ VSUS T E _US_EN# PHY_TEST_M R R0.K_ VSUS T E _US_EN# Item TI_FLSH_M R *.P_ *_ M LK_ PI GN0 GN GN PLL0 PLL N U U P T 00P_.U/0V_0U_.V_ Size ocument Number Rev IEEE PROJET : E Quanta omputer Inc. ate: Friday, October, 00 Sheet of

24 Item VRUN 0.U/0V_ U IN EN# EN# TPS0 GN OUT O# OUT O# USPWR0 USPWR USO0# USO# USP0- USP0 USPWR0 L LMPG00SN LWHN00SQL ML N US I Select : Interrupt Pin : INT#, INT# VRUN Request Indicate : REQ# Grant Indicate : GNT# RF_LE RF_EN S, PIRQ# *0P_ R *_ PLK_MINI REQ#,,,,,,,, /E#,, /E#,,,,,,,, /E#,, /E# IRY#,, IRY#,,, LKRUN# SERR#,, SERR# PERR#,, PERR# /E#,, /E#,,,,,, 0,,,,,,,, VRUN,, VRUN N TIP LN LN LN LN LE_GP LE_GN N -INT V R(IRQ) GN PILK GN -REQ V GN (V) -E GN GN -E -IRY V -LKRUN -SERR GN -PERR -E GN 0 GN V (V) V GN SYN SIN0 ITLK -_PRIMRY EEP GN MI -MI GN -RI V GN RING LN LN LN LN 0 LE_YP LE_YN N V -INT 0 R(IRQ) VUX -RST V -GNT 0 GN -PME (V) 0 V 0 ISEL GN 0 0 PR 0 GN -FRME -TRY -STOP V 0 -EVSEL GN 0 GN -E0 V 0 0 (V) SERIRQ 00 GN 0 MEN 0 SOUT 0 SIN 0 -RESET 0 -MPIK GN SPK -SPK GN 0 N VUX GN VRUN VRUN V_S MINI_PME# R 0/F_ 0 PR FRME# TRY# STOP# EVSEL# /E0# VSUS MINI-PI PIRQ# PIRST#,, GNT# 0,,,,,,,,,, 0,, PR,,,,,, FRME#,, TRY#,, STOP#,, EVSEL#,,,,,,,,,, /E0#,,,,,,,, 0,, SERIRQ,,,, Item R0 K-00 PWR_LUE# PWR_MER# RF_LE T_LE Item R *K-00 TLE_LUE# R0 K-00 VRUN Each channel is PTEU VSUS VSUS VLW VLW U EN# V V GN *G Q PTEU 0U/.V_ O# VOUT VOUT VOUT *.0U/V_ Q0 PTEU Q PTEU Q0 Q PTEU.0U/V_ *0U/.V_ LE 0 0 0U/.V_.0U/V_ Item USO# USPWR LE_LUE/ORNGE LE LE_LUE/ORNGE R 00_ R 00_ VSUS VSUS VRUN VLW TV_Y/G TV_/R TV oard R,R need to change OM to 0ohm USP- USP TV_Y/G TV_/R OPTION (OKING ON OR S-VEIO oard ON) R 00_ R 00_ LE LE_LUE/ORNGE R0 R VIN Orange Forward Voltage.0~. lue Forward Voltage.~. Forward urrent 0m T_PWRON# T_USP T_USP- IT-E N R 0 *0-00 SW USPWR M L LMPG00SN LWHN00SQL ML T_LE *LWHN00SQL ML.U/0V_ Q PTEU USPWR VRUN N US Q N00 T_V USP USP- N SM0-SURS-P_LUE R.K_ 0 VRUN MINIPI_TYPE_III Item RF_SW# PTEU V_S TLE_MER# Q T_SW#,,, PME# Q N00 R.K_ Q N00 R 0K-00 MINI_PME#,0 HLE# 0 LE# PSLE# LE LE_LUE/ORNGE R 00_ R0 00_ VRUN Q PTEU LE LUE_LE R 00_ VRUN VRUN NSWON# T# SW MISKI_T00-PST SW Q MISKI_T00-PST SROLE# PTEU LE VRUN LUE_LE R 00_ T# SW NUMLE#, R_LE Q PTEU LE LUE_LE R 00_ LUE_LE Forward Voltage.~.0 Forward urrent 0m MISKI_T00-PST Q PTEU LE LUE_LE R 00_ PROJET : E Quanta omputer Inc. Size ocument Number Rev Mini PI, T/P, US, LE Friday, October, 00 ate: Sheet of

25 .U/0V_ V_S V_LN_ L K0HS0 V_S V_LN_ L KHS0 0 U-0 R RTL0SL(G)--E RTL00L(0,00)--.U/0V_.U/0V_.U/0V_.U/0V_.U/0V_.U/0V_0U/0V_,, [0..] 0 *0P_ U V_LN_ V_LN_ R 0_ PI PV_LN VL V_LN R RTL0SL(G)-- RTL00L(0,00)--E EEI EESEL EELK EEO V_LN_ V_LN Item R 0K_ R *0 N_ R *0 N LN_PME# ISOLTE V V V V V V V 0 VL VL VL 0 V V V V V EEI 0 EES 0 EESK EEO 0 PME ISOLTE LWKE 0 T GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN LE I/F GN GN PME#,,, LN_PME# ISOLTE LKRUN#,,, TRL V_LN_ VRUN R K-00 R K/F_ V_S 00 *00P-00_N U EESEL EELK EEI EEO S SK I O -GR V N N GN V_S.U/0V_.U/0V_.U/0V_ 0U/0V_ RTLXX's power for o-lay : S RTL0SL(Giga-Lan) VL ONNET.V_ VL ONNET RTL00L(0,00M-Lan) V_LN_ S RTL0SL(Giga-Lan) HS- V_LN_ ONNET RTL00L(0,00M-Lan) HS- ONNET.V_ S RTL0SL(Giga-Lan) V ONNET.V_ RTL00L(0,00M-Lan) V ONNET.V_ /E0#,, /E0# /E# E0,, /E# /E# E,, /E# 0 /E# E,, /E# PLK_LN E PLK_LN LK R0 * PR POWER EEPROM PR PR,, INT PIRQ#, V---.V IGITL PM GNT GNT0# VH V NLOG RST PIRST#,, VL-----.V NLOG REQ 0 REQ0# RTL0SL(G)--.K SERR# V-----.V NLOG SERR SERR#,, IRY# V_----.VNLOG IRY IRY#,, RTL00L(0,00M).K FRME# FRME FRME#,, R_ R 0_ PI ISEL EVSEL# EVSEL EVSEL#,, TRY# TRY TRY#,, PERR# PERR 0 PERR#,, STOP# STOP STOP#,, R *.K_N RSET R.K SMLK SMLK VH 0 V_LN_ VL VL HS HS R *0 N HS- R *0 N HS- V_LN_ LN_XIN R 0_ XTL PV_LN LN_XOUT LN_XIN P XTL HV 0 V_LN_ TRL R Y TRL *M_N.0000 MHz V V_LN V_LN LN_XOUT V RESERVE V 0 P V TRN MI- TRN TRP MI TRP TRN MI- TRN R,R TRP MI TRP TRN TRN RTL0SL(G)-- MI- TRP MI TRP TR0N TR0N RTL00L(0,00)--E MI0- TR0P MI0 TR0P TLE# LE0 TLE# 00M_LINK# LE 00M_LINK# 0M_LINK# LE 0M_LINK# R0,R,Q R,R,R,R,, 000M_LINK# LE 000M_LINK# Item RTL0SL(G)--E RTL0SL(G)-- RTL00L(0,00) -- RTL00L(0,00)--E RTL0SL/00L V MEN LKRUN TRL UI R.K TRL PV_LN Q *sb Q olayout with Q RTL0SL(G)-- RTL00L(0,00) --E Q,R,,, RTL0SL(G)-- RTL00L(0,00) --E Item TRL Item0 Q V_LN TRL PV_LN V_LN_ Q *sb PV_LN TRN TRP TRN TRP R *./F_ R *./F_ R *./F_ R *./F_ Item *.0U_ *.0U_ TRN TRP TR0N TR0P R./F_ R./F_ R./F_ R./F_.0U_.0U_ Item0 R_V R *U-0 *.U/0V_ *.U/0V_ *0 N V_LN.U/0V_.U/0V_.U/0V_ 0U/0V_ PV_LN U-0 R0 0_ 0.U/0V_.U/0V_ V_LN V_LN PROJET : E Quanta omputer Inc. Size ocument Number Rev LN RTL0S/00L ate: Friday, October, 00 Sheet of

26 E U RTL0SL(G)-- RTL00L(0,00) --E 000M Yellow 0 LN-00-P Item0 000P/KV Item Item PV_LN N T# U R0 0 V_LN_ RJ_TRN_TR0N TRN_TR0N RJ_TRN_TR0P RJ_TRN_TR0P MX- T- TR0N TRN_TR0P RJ_TRN_TR0N MT MX T TR0P RJ_TRN_TRP RJ_TRN_TRN MT TT 0 TRN_TRN TRN RJ_TRN_TRP RJ_TRN_TRP MX- T- TRN_TRP TRP RJ_TRN_TRN MT MX T RJ_TRN_TRN RJ_TRN_TRN MT TT TRN_TRN TRN RJ_TRN_TRP RJ_TRN_TRP MX- T- 0 TRN_TRP TRP RJ_TRN_TRN MT MX T RJ_TRN_TRN MT TT TRN_TRN TRN RJ_TRN_TRP MX- T- TRN_TRP TRP 00MPS MT MX T R0 0 MT TT 00M mber 0 Orange Item R R0 R R *GSN00 Item */F_ */F_ /F_ /F_ *.0U/V_ *.0U/V_ *.0U/V_ *.0U/V_ 0M green Green 0 R0 0 0MPS Item R0 0_ U OK_TR0N RJ_TRN_TR0N TRN_TR0N R 0_ RJ_TRN_TR0P TX- T- 0 TRN_TR0P MT TX T OK_TR0P MT T Item R 0_ N N For ME MT N N OK_TRN For RTL00 For RTL0S issue N RJ_TRN_TRN T T TRN_TRN R 0_ RJ_TRN_TRP RX- R- TRN_TRP colayout RX R OK_TRP R RING_ RING_ 0 NS00 R TIP_ TIP_ 0 Item 00M_LINK# 00MPS 0MPS Item 0 V_LN_ R 00K_ Item 000M_LINK# 0M_LINK# V_LN_ Item TLE# V_LN_ V_LN_ R R G G G G T# Item RJ-ON N *RJ-ON 00K_ 00K_ RING_ TIP_.U/V_.U/V_ V_LN_ V_LN_ U NWZ00-UHS V_LN_.U/V_ U NWZ00-UHS U NSZ0-UHS U NSZ0-UHS OK_0/00M_LINK# OK_TLE# U RTL0SL(G)--E RTL00L(0,00) -- U,U,, RTL0SL(G)--E RTL00L(0,00) -- Item elet E-Switch 0.U/0V_ R R R R R R0 R Q Q Q R R R R R R0 R0 R R R 0 U U U U PROJET : E Quanta omputer Inc. Size ocument Number Rev LN Switch & onnector ate: Friday, October, 00 Sheet of E

MODEL REV CHANGE LIST 1 2A 2A 2A 1A 1A 2A 2A 1A 1A 2A 2A 1A 1A 1A 1A 1A 1A 1A CT3/5 MB BOARD. Page CT3/5 MB 31CT3MB CT3MB0031

MODEL REV CHANGE LIST 1 2A 2A 2A 1A 1A 2A 2A 1A 1A 2A 2A 1A 1A 1A 1A 1A 1A 1A CT3/5 MB BOARD. Page CT3/5 MB 31CT3MB CT3MB0031 MOEL REV HNGE LIST Model Page T/ M OR FROM TO T/ M TM00 TM00 PGE --- Enable LKM from clokc generator for the PLL circuit of, and disable the ocsillator circuit of PI PLL. PGE --- Remove H/W shutdown circuit

More information

MODEL REV CHANGE LIST ZL9. Preliminary Release

MODEL REV CHANGE LIST ZL9. Preliminary Release E MOEL REV HNGE LIST ZL Preliminary Release Page : dd.pf for Signal quanlity Page : dd R0 0om for UM. Page : seprate STLE# for IE interrupt. Page :add R 0ohm for M-T. Page : enlarge H,H to mm for VG sink

More information

Centrino DOTHAN CELEROM-M. Page : 3, 4 PCIE. HOST BUS 533MHz HOST BUS 400MHz ALVISO 1257 BGA LVDS RGB TVOUT. Page : 5 ~ 8 DMI I/F PCIE ICH6-M 609 BGA

Centrino DOTHAN CELEROM-M. Page : 3, 4 PCIE. HOST BUS 533MHz HOST BUS 400MHz ALVISO 1257 BGA LVDS RGB TVOUT. Page : 5 ~ 8 DMI I/F PCIE ICH6-M 609 BGA V /.V / V Page :.V /.V Page :.V /.V /.V Page : PU ORE Page :.V Page : TTERY HRGER Page : TTERY SELET Page : VPU V_LWYS V V V_S VSUS VSUS.VSUS.V.V MVREF_M SMR_VTERM.V_S.V GP_V (.V).VT VTT V_ORE VG_ORE.V_VG

More information

SVT-2 REV : 3C

SVT-2 REV : 3C / ( VRM & VR0 ) MX0 P / ( VRM ) MXETG P / ( VRM & V0R ) MX & F P / ( VM & VM ) MX0ETU PU ORE ( VPUORE ) ISL HRGER MXETI TSURUMI KVT P P P0 ( V & V & VR & VR ) P R II SOIMM0 R II SOIMM VR R_VREF V0R P,0

More information

othan RJ lock iagram PIN (micro F-PG) P,,, w, w inch XG, SXG+ / MHz VI M/M LVS L P LVS lviso GM/PM RII / UNUFFERE RII SOIMM P Hyper memory P,, R/G/ RT PIE Lanes P R/G/ PIN (micro FG) P,,, RII / UNUFFERE

More information

MA1 SYSTEM BLOCK DIAGRAM. Intel Dothan/Yonah Processor. 478 ufcpga. VinaFix.com P3,4. FSB 533/400MHz. Alviso-GM GMCH PCI-EXPRESS 82875GM/GME

MA1 SYSTEM BLOCK DIAGRAM. Intel Dothan/Yonah Processor. 478 ufcpga. VinaFix.com P3,4. FSB 533/400MHz. Alviso-GM GMCH PCI-EXPRESS 82875GM/GME M (.V &.VSUS ) P M SYSTEM LOK IGRM 'TL.M S ( VP.V ) S ( VG_ORE ) M ( VPU & VPU) M ( PU_ORE ) TTERY HRGER TTERY SELET ISHRGE TO Port Replicator MI IN JK P H (PT OR ST) V YV H(PT & P ST)/-ROM/US F Line-in

More information

+12V R16 100K +12V R17 100K R19 R18 100K 100K AVPP BVPP C21. C20 0.1uF. 0.1uF NOTES:

+12V R16 100K +12V R17 100K R19 R18 100K 100K AVPP BVPP C21. C20 0.1uF. 0.1uF NOTES: +V +V R 00K U S S G G SI.V +V V _VPPEN _VPPEN0 _VEN _VEN0 _VPPEN _VPPEN0 _VEN _VEN0 R0 00K R 00K + 0uF _VPPEN _VPPEN0 _VEN _VEN0 _VPPEN _VPPEN0 _VEN _VEN0 V 0.uF U VIN VPPIN VPP0 VPP V0 V VPP0 VPP V0 V

More information

CD-DET TP5_CS- LCDPWR RFPWR CHPD5 GP05 GP25 RST5 L13 D12 D11 D10 LCD_MISO LCD5_MOSI LCD5_SCK SD5_CS- LCD_MISO LCD5_MOSI LCD5_SCK SD5_CS-

CD-DET TP5_CS- LCDPWR RFPWR CHPD5 GP05 GP25 RST5 L13 D12 D11 D10 LCD_MISO LCD5_MOSI LCD5_SCK SD5_CS- LCD_MISO LCD5_MOSI LCD5_SCK SD5_CS- SPST SW L 0uH.uF TP HEER NO STUFF TP 0 HEER NO STUFF TP TP pf Y.uF.uF 0 HEER NO STUFF 0 HEER NO STUFF MHz, 0ppm pf.uf (OUT) (IN) R 0K /W % 0uF OUT OUT OUT OUT KLT L 0 L_MISO L_MOSI L_SK S_S- L_S- L_- L_

More information

+12V R17 100K +12V R18 100K R19 100K R20 100K AVPP BVPP. C21 0.1uF. C20 0.1uF NOTES:

+12V R17 100K +12V R18 100K R19 100K R20 100K AVPP BVPP. C21 0.1uF. C20 0.1uF NOTES: +V +V R 00K U S S G G SI.V +V V _VPPEN _VPPEN0 _VEN _VEN0 _VPPEN _VPPEN0 _VEN _VEN0 R 00K R 00K + 0uF _VPPEN _VPPEN0 _VEN _VEN0 _VPPEN _VPPEN0 _VEN _VEN0 V U VIN VPPIN VPP0 VPP V0 V VPP0 VPP V0 V SHN 0

More information

QUANTA COMPUTER INC.

QUANTA COMPUTER INC. QUNT OMPUTER IN. PGE ontent PGE ontent 0 0 0 T PGE OVER T LOK IGRM NW/PS (HOST US) NW/PS (POWER/N) MH (Host bus) MH (GP bus & HU I/F) GMH (PWR & GN) GMH R- & R- IH-M(PU,PI,IE) IH-M (US,HU,LP) IH-M(POWER&GN)

More information

RSC CHIP VDD P05 P03 P01 P04 VDD GND PWM0 AVDD VDD AVDD P0-2 P0-5 P0-1 P0-6 P0-4 P0.3 GND P00. Y1 3.58MHz P00 P01 AGND P01 P00 P02 P02 P07 P0-0 P0-7

RSC CHIP VDD P05 P03 P01 P04 VDD GND PWM0 AVDD VDD AVDD P0-2 P0-5 P0-1 P0-6 P0-4 P0.3 GND P00. Y1 3.58MHz P00 P01 AGND P01 P00 P02 P02 P07 P0-0 P0-7 Place as close to pins of U as possible. RS HIP 0-00 RS-x emo/evaluation oard: RS-000 Thursday, ecember, 00 Size ocument Number Rev ate: Sheet of P XI P0 P0 P0 P0 P00 PN P0 P0 P0 P0 P0 P0 P0 P0 P XO -XM

More information

Headers for all pins sorted by pin no. (unpopulated) TSX-1001 Cortex-M0. Oscillator 44MHz

Headers for all pins sorted by pin no. (unpopulated) TSX-1001 Cortex-M0. Oscillator 44MHz V V Way type onnector US Type onnector x.v.v Regulators Headers for all pins sorted by pin no. (unpopulated) Prototyping area with power and GNs (unpopulated) RS Transceiver US to Serial onverter Expansion

More information

SIT REV : 3A

SIT REV : 3A Inverter"WXG VIN(V): W.V: W Power / converter Page 0~ lcok Gen. K0-M PU IS0 / P-M(othan)/eleron IS0 Page / Page V lock iagram SIT RV : 00-0- SVIO Page RT Page lviso-gm R /00 Page //// Page /0 WLN Mini-PI

More information

SVT REV : 3B

SVT REV : 3B Inverter"WXG VIN(V): W.V: W Power / converter Page 0~ lcok Gen. K0-M PU IS0 / P-M(othan)/eleron IS0 Page / Page V lock iagram SVT RV : 00-0- SVIO Page RT Page lviso-gm R /00 Page //// Page /0 WLN Mini-PI

More information

ZC1 SYSTEM BLOCK DIAGRAM. Yonah/Merom 479 ufcpga

ZC1 SYSTEM BLOCK DIAGRAM. Yonah/Merom 479 ufcpga TVOUT TFT L Panel." WSXG+ X'TL M VI RT luetooth US US P P P P P amera Module(.M) P in ardreader (SMS ) P US US Port x US0~ P VI TVout LVS VG Media-ay O/nd H/nd attery P X'TL.MHZ lock Generator H IS0GLF

More information

ZH2 Block Diagram. Yonah/Merom INTEL Mobile_479 CPU. Page : 3,4. HOST BUS 533/667 MHz SDVO CALISTOGA-GM 1466 FCBGA TVOUT RGB. Page : 6 ~ 11 DMI I/F

ZH2 Block Diagram. Yonah/Merom INTEL Mobile_479 CPU. Page : 3,4. HOST BUS 533/667 MHz SDVO CALISTOGA-GM 1466 FCBGA TVOUT RGB. Page : 6 ~ 11 DMI I/F LOK GEN IS0G V /.V / 0V Page :.V / 0.V /.V Page :.V /.0V Page : Page : Page : Page : PU ORE TTERY HRGER HOST MHz/MHz PI-E 00MHz VG MHz US MHz PI MHz REF MHz VPU V_PU V_S V_S VSUS VSUS V V 0V.VSUS.V 0.VSUS

More information

ZR1 Block Diagram PCIE. Yonah / Merom. INTEL Mobile_479 CPU. Page : 3,4. HOST BUS 667/533MHz. Calistoga 945GM / 945PM / 940GML 1466 BGA TVOUT RGB

ZR1 Block Diagram PCIE. Yonah / Merom. INTEL Mobile_479 CPU. Page : 3,4. HOST BUS 667/533MHz. Calistoga 945GM / 945PM / 940GML 1466 BGA TVOUT RGB LOK GEN IS0 Page : V /.V / 0V Page :.V / 0.V / VP Page : NVV /.V Page : PU ORE /.V Page : TTERY HRGER Page : HOST 00/MHz PI-E 00MHz VG MHz US MHz PI MHz REF MHz VPU V S SUS VSUS V V V_S 0.VSUS 0.V VP NVV.V.V

More information

J1B B1 B3 B5 B7 B9 B11 B13 B15 B17 B19 B21 B23 B25 B27 B29 B31 B33 B35 B37 B39 B41 B43 B45 B47 B49 B51 B53 B55 B57 VCC VCC USB_DET

J1B B1 B3 B5 B7 B9 B11 B13 B15 B17 B19 B21 B23 B25 B27 B29 B31 B33 B35 B37 B39 B41 B43 B45 B47 B49 B51 B53 B55 B57 VCC VCC USB_DET GP0 GP0 GP0 P0 GP0 GP GP GP GP GP GP GP P GP0 GP GP GP GP GP GP GP GP0 GP GP GP GP GP GP GP GP0 GP GP GP GP GP GP GP GP0 GP GP GP GP GP GP GP GP00 UINO ONE PIN EFINE GP0 GP GP GP GP GP GP GP GP0 GP GP

More information

DM1 DC/DC CPU VR PG 43 PG 39 LVDS. Chrontel 7009 DVOB TV EN-CONDE PG 13 USB ATA 66/100 ATA 66/100 33MHZ, 3.3V PCI PHY PG 32 SWITCH PG 33 USB

DM1 DC/DC CPU VR PG 43 PG 39 LVDS. Chrontel 7009 DVOB TV EN-CONDE PG 13 USB ATA 66/100 ATA 66/100 33MHZ, 3.3V PCI PHY PG 32 SWITCH PG 33 USB M RUN POWER SW PG /TT ONNETOR TT SELETOR PG PG othan (Micro-FPG) PG, / PG PU VR PG Vtt & V_._MH.V,.V.V,.V PG 0 PG, LOKS PG RESET KT PG R-SOIMM PG 0 R-SOIMM PG 0 R-Termiation TT HRGER PG 00// MHZ R PS.V

More information

Quickfilter Development Board, QF4A512 - DK

Quickfilter Development Board, QF4A512 - DK Quickfilter evelopment oard, QF - K nalog Inputs - U +.V +.V J N hannel J N hannel J N hannel J N hannel U +.V +.V U +.V U +.V Prototyping rea J J Optional +V External Power x Header 0." US onnector U

More information

HF SuperPacker Pro 100W Amp Version 3

HF SuperPacker Pro 100W Amp Version 3 HF SuperPacker Pro 00W mp Version Revised 0 0 V Stamps KOOR This is the third generation HF SuperPacker Pro 00W Version home construction project offered by HF Projects. This is a group construction project

More information

AD2_BUSY AD2_DIN AD2_DOUT AD2_/CS AD1_/CS AD1_DOUT AD1_DIN AD_SCLK AD_CCLK AD_OSC_EN AD1_BUSY AD_CONVERT GNDIO - P115

AD2_BUSY AD2_DIN AD2_DOUT AD2_/CS AD1_/CS AD1_DOUT AD1_DIN AD_SCLK AD_CCLK AD_OSC_EN AD1_BUSY AD_CONVERT GNDIO - P115 PL ENOER OUNTER / PWM MOTOR ONTROL / GLUE LOGI PL YPSS PITORS LE0 LE LE LE ESTOP_U ESTOP_IRQ _USY _IN _OUT _/S _/S _OUT _IN _SLK 0.uF +.V 0.uF 0.uF 0.uF 0.uF 0.uF 0.uF 0.uF P0.[0:] [0:] 0 P0. P0. P0. P0.

More information

8V Title SCHEMATIC, 8V89317EVB REV A. Date: Friday, June 14, Power Supply. XTAL Interface. 12.8MHz TCXO/OCXO LED Status IN1 OUT1

8V Title SCHEMATIC, 8V89317EVB REV A. Date: Friday, June 14, Power Supply. XTAL Interface. 12.8MHz TCXO/OCXO LED Status IN1 OUT1 isclaimer: IT is providing this schematic for reference purposes only. lthough the schematic was taken from a known working design, it is being provided "as is" without any express or implied warranty

More information

A B C D REVISIONS +3V J39 PHY_INT TXD15 TXPAR PRST AC16 AC21 AD22 AF22 AE22 AF17 AC22 AE16 AE21 AD18 AE7 AD17 AE19 AE20 AF20 AC20 A16 B13 TXD14

A B C D REVISIONS +3V J39 PHY_INT TXD15 TXPAR PRST AC16 AC21 AD22 AF22 AE22 AF17 AC22 AE16 AE21 AD18 AE7 AD17 AE19 AE20 AF20 AC20 A16 B13 TXD14 A ISIONS ZONE LTR ESRIPTION ATE APPROVE A INITIAL RELEASE --_0:0 J 0 0 0,,,, AF JP PAR [:0] ON PIV 0 SO LAV EN LK PHYS M LK STAT_A M0 M R R R R R R R 0K J J AR AR[:0] AR AR AR AR0 AR AR[:0] AR AR AR AR0

More information

Generated by Foxit PDF Creator Foxit Software For evaluation only.

Generated by Foxit PDF Creator Foxit Software   For evaluation only. I_ST I_SLK K_% R K_% R L_0 L_ L_ L_ KEY TON_STHL /F NN_ NN_ P M VS OUTL P OUTR VR MIIN VREF V HOSI LOSI R X pf LOSO.KHZ M_% pf HOSO X pf MHz HOSI 0 pf POWER Generated by Foxit PF reator Foxit Software

More information

XIO2213ZAY REFERENCE DESIGN

XIO2213ZAY REFERENCE DESIGN XIOZY REFERENE ESIGN XIOZY Reference Size ocument Number Rev ate: Wednesday, September, 00 Sheet of TP+ TP- TP+ TP- TPIS TP+ TP- TP+ TP- TPIS TP0+ TP0- TP0+ TP0- TPIS0 REFLK+ REFLK- V_ V_ V_ORE PLLV_ORE

More information

CPU Thermal Sensor GMT781-1 EXT.CLOCK GEN ICS954226AG-T. 533 MHZ Memory Dual channel DDR II CHANNEL A DDR II CHANNEL B 1X PCI-E<PORT1> 2.

CPU Thermal Sensor GMT781-1 EXT.CLOCK GEN ICS954226AG-T. 533 MHZ Memory Dual channel DDR II CHANNEL A DDR II CHANNEL B 1X PCI-E<PORT1> 2. NRL lok IGRM PU YONH/MERON eleron u-fpg PIN PU Thermal Sensor GMT- EXT.LOK GEN ISG-T attery In / & harge FS RT x -SU -Pin L " Square XG RT Hx LVS MHZ N LISTOG GML R II HNNEL R II HNNEL MHZ MHZ Memory ual

More information

Intel ECX Form Factor POC Board Based on Intel 915GM Chipset

Intel ECX Form Factor POC Board Based on Intel 915GM Chipset Intel EX Form Factor PO oard ased on Intel GM hipset TITLE OVER SHEET LOK IGRM PU K- LOK SYNTHESIZER INTEL GM GMH R SO-IMM INTEL FM IH-M IH IE,F,US,FP LVS,ST,FWH,PS/ LN(INTEL QM/ER) SUPER I/O(WHF),F,IO

More information

REVISION HISTORY DESCRIPTION INITIAL SCHEMATIC AIY REMOVED ANALOG SWITCHES CHANGED FEEDBACK

REVISION HISTORY DESCRIPTION INITIAL SCHEMATIC AIY REMOVED ANALOG SWITCHES CHANGED FEEDBACK REVISION HISTORY Notes - Unless otherwise noted. Resistances values in Ohms. apacitance values in micrarads (uf). ll 0.uF and 0.0uF capactors are decoupling and should be placed near the I they are shown

More information

Realtek Semiconductor Corp. Title RTL8213(M)_FHG_V1.0

Realtek Semiconductor Corp. Title RTL8213(M)_FHG_V1.0 Fiber LE RJ M RYSTL EEPROM SRM & FLSH POWER PWRJK Jumper for GPIOs URT Realtek Semiconductor orp. RTL(M)_FHG_V.0 Size ocument Number Rev lock diagram.0 ate: Tuesday, November, 00 Sheet of ,, /ISGPIOSTP

More information

SHELBY-INTEGRATED CLOCKS ICS PG 17. sdvo SI1362 PG 18 USB2.0 (P5,P6) USB2.0 (P3,P4) USB2.0 (P7) 1394 CONN PG 25 USB2.

SHELBY-INTEGRATED CLOCKS ICS PG 17. sdvo SI1362 PG 18 USB2.0 (P5,P6) USB2.0 (P3,P4) USB2.0 (P7) 1394 CONN PG 25 USB2. IMVP- PU VR PG RUN POWER SW PG UIO ST00 PG, / +V_SR +VSUS PG /TT ONNETOR TT SELETOR TT HRGER POWER / R-SOIMM PG, R-SOIMM PG, ST - H PG Internal Media ay -ROM PG S/PIF to OK PG udio Jacks PG RJ to OK PG

More information

AS1117M3 or LM1117MPX-ADJ ADJ. C20 0.1uF + C56. + C57 10uF. 10 uf R K 1% R18 GND 10.0K 1%

AS1117M3 or LM1117MPX-ADJ ADJ. C20 0.1uF + C56. + C57 10uF. 10 uf R K 1% R18 GND 10.0K 1% K POWER SW JP EXTERNL POWER FUSE 0. uf VT 0 uf R SM or LMMPX-J VIN VOUT U 0.0K % J R.K % 0uF REG_V 0 0.uF REG_V J PV PV_US_TGT V_M0X POWER_SELET R0 0Ohm V to V ENTER POSITIVE.

More information

ZCRMZN00100KITG. Crimzon Development Board Kit. Product User Guide. Introduction. Kit Contents. Applying Power to Development Board

ZCRMZN00100KITG. Crimzon Development Board Kit. Product User Guide. Introduction. Kit Contents. Applying Power to Development Board ZRMZN0000KITG rimzon evelopment oard Kit PUG000-0 Product User Guide Introduction Zilog s ZRMZN0000KITG rimzon evelopment oard Kit is designed for use as a target with the rimzon In-ircuit Emulator (ZRMZNIE0ZEMG).

More information

PCIextend 174 User s Manual

PCIextend 174 User s Manual PIextend 7 User s Manual Preliminary M6- February Sycard Technology 8-F Miraloma Way Sunnyvale, 98 (8) 79- (8) 79- FX PIextend 7 User s Manual Page. Introduction Sycard Technology's PIextend 7 PI extender

More information

AS1117M3 or LM1117MPX-ADJ REG_VDD ADJ. C20 0.1uF U6. + C57 10uF R K 1% GND 3.92K 1%

AS1117M3 or LM1117MPX-ADJ REG_VDD ADJ. C20 0.1uF U6. + C57 10uF R K 1% GND 3.92K 1% K POWER SW JP EXTERNL POWER FUSE 0. uf VT + 0 uf SM or LMMPX-J REG_V VIN VOUT + 0uF 0 0.uF U R 0.0K % J R.K % REG_V J PV PV_US_TGT V_M0X POWER_SELET R0 0Ohm V to V ENTER POSITIVE.

More information

TE1 Block Diagram. Intel. Merom (35W) FSB(667/800MHZ) Page 18 CRT. PCI-E 16X Lan. Crestline GM 533/ 667 MHZ DDR II. Page 5,7,8,9,10,11.

TE1 Block Diagram. Intel. Merom (35W) FSB(667/800MHZ) Page 18 CRT. PCI-E 16X Lan. Crestline GM 533/ 667 MHZ DDR II. Page 5,7,8,9,10,11. P STK UP TE lock iagram LYER : TOP LYER : S LYER : IN LYER : V LYER : IN LYER : IN LYER : S LYER : OT V_ORE HMI Page LE PNEL Page HMI RT Page 0 Transmitter Sil Page L PNEL Page LE river I Page zalia SVO

More information

Revisions. 2 Notes. 4 FXLC95000CL / MCU Circuit 5 Power and Battery Charger Circuit. KITFXLC95000EVM Drawn by:

Revisions. 2 Notes. 4 FXLC95000CL / MCU Circuit 5 Power and Battery Charger Circuit. KITFXLC95000EVM Drawn by: Table of ontents Notes lock iagram FXL000L / MU ircuit Power and attery harger ircuit Rev escription Revisions Original Release Remove signal line U- pin and add additional signal line between J-pin0 and

More information

PTN3356 Evaluation and Applicaiton Board Rev. 0.10

PTN3356 Evaluation and Applicaiton Board Rev. 0.10 E PTN Evaluation and pplicaiton oard Rev. 0.0 REVISION STORY : ------------------------------------- 0. June 0, 0 - ase on PTN_ONLY_REV.SN 0. July, 0 - OM changes due to long lead time items, LEs 0. July,

More information

INDEX/ RESET& EEPROM JINPIN ELECTRICAL COMPANY LTD.ZHUHAI.S.E.Z SF_CE SF_SO SF_CLK SF_SI SF_CE SF_SO SF_CLK SF_SI PC_SCL PC_SDA SCL SDA RST

INDEX/ RESET& EEPROM JINPIN ELECTRICAL COMPANY LTD.ZHUHAI.S.E.Z SF_CE SF_SO SF_CLK SF_SI SF_CE SF_SO SF_CLK SF_SI PC_SCL PC_SDA SCL SDA RST N Updata /N P. R.K R 00 R 00 R.K P_SL P_S V R K SF_E U PMVF00 E SO WP VSS V HOL SK SI SF_LK V 0.UF/V SF_E SF_LK P_SL P_S SL S V SL' S' SF_E SF_LK P_SL P_S SL S V SL' S' U T 0 V WP SL S SL' S' 0.UF/V R

More information

core Tiny6410.sch DM9000 DM9000-etc.sch AC97 AC97-etc.sch USB HUB USB-HUB.sch Tiny6410SDK 1103

core Tiny6410.sch DM9000 DM9000-etc.sch AC97 AC97-etc.sch USB HUB USB-HUB.sch Tiny6410SDK 1103 core Tiny0.sch M000 M000-etc.sch -etc.sch US HU US-HU.sch Tiny0SK 0 M_ VV V V V V V V V V V VN VSYN VLK VUS OTGI OTGM OTGP IN0 S_LK S_n S_T0 S_T OUT0 INT INT INT RST ( 红色 ) Tiny0 Tiny0 P Power Supply S

More information

Sirius-Rx-232. Sirius-Tx-232. SIRIUS-Rx. STATUS Prog RC-5. SIRIUS-Rx. Prog RCA-5 DAB-SDA DAB-SCL STAYUS AM-SMETER POWER-ON POWER-ON CE-PLL

Sirius-Rx-232. Sirius-Tx-232. SIRIUS-Rx. STATUS Prog RC-5. SIRIUS-Rx. Prog RCA-5 DAB-SDA DAB-SCL STAYUS AM-SMETER POWER-ON POWER-ON CE-PLL UIO-OUT& U&.SH Sirius-Tx- +V-SY Sirius-Rx- -S -SL - S MU MU.SH M&M M&M.SH M ST M-SMETER E-PLL +V- +V- T-IN T-IN T-LK +V-STY +V-STY T-OUT ate: -Sep-00 Sheet of ile: :\aa\t. rawn y: RS-Tx RS-Rx R- STYUS

More information

FP7 (CULV) BLOCK DIAGRAM

FP7 (CULV) BLOCK DIAGRAM FP (ULV) LOK IGRM P STK UP 0 L HI TOP GN IN IN V OT PU SU00 eleron FS /00/0 P (G) 0W PGE,, PU THERML SENSOR PGE LK_PU_LK,LK_PU_LK# LK_MH_LK,LK_MH_LK# LK_PIE_VG,LK_PIE_VG#.MHz LOK GEN RTMN-0-V-GRT PGE RIII-on

More information

SVS 5V & 3V. isplsi_2032lv

SVS 5V & 3V. isplsi_2032lv PU 000pF 000pF 000pF 0 000pF 000pF 000pF 000pF 000pF 000pF 000pF 000pF 000pF 000pF 0 000pF 000pF 000pF 000pF 000pF 000pF 000pF FLSH.0uF.0uF.0uF 0.0uF ata uffer.0uf.0uf.0uf.0uf SVS V & V.0uF.0uF.0uF isplsi_0lv.0uf.0uf

More information

Model Name: 8I945GMF. Revision 1.0

Model Name: 8I945GMF. Revision 1.0 Model Name: IGMF SHEET TITLE Revision.0 SHEET TITLE 0 0 0 0 0 0 0 0 0 0 0 OVER SHEET LOK IGRM OM & P MOIFY HISTORY P_LG_ P_LG_ P_LG_ P_LG_,E,F,G GMH-LKEPORT_HOST GMH-LKEPORT_RII GMH-LKEPORT_PI E, MI GMH-LKEPORT_INT

More information

PCB NO. DM205A SOM-128-EX VER:0.6

PCB NO. DM205A SOM-128-EX VER:0.6 V. M0 M M M M M M M MQM0 MQS0N MQS0P M M M0 M M M M M MQM MQSN MQSP U RM R0 Q00 M0 U Q0 M T Q0 M R Q0 M U Q0 M U Q0 M T Q0 M T Q0 M T M0 M U QS0N M U QS0P M0 M W0 Q0 M W Q0 M V0 Q0 M U0 Q M W Q W Q 0 V

More information

#1 10P/DIL NORTH #3 #3 #3 #3 #3 #3 #3 #3 R198 RES0603 RES0603 DNP DNP DNP RES0603 RES0603 RES SDI_N 3-SDO_N 3-ALERT_N 3-CS_N 3-SCLK_N 3-CONV_N

#1 10P/DIL NORTH #3 #3 #3 #3 #3 #3 #3 #3 R198 RES0603 RES0603 DNP DNP DNP RES0603 RES0603 RES SDI_N 3-SDO_N 3-ALERT_N 3-CS_N 3-SCLK_N 3-CONV_N P REVISION REOR J SP88 0 - RE N_JK P 90-00_-POS TP # - Remove these components to stack north # - Populate these components to stack north Use k Resistors or adjust as needed Header - Molex 90-0 PITORS,

More information

DC/DC NVDD/+1.2V +3V/+5V +1.05V/+1.8VSUS/+1.8V/+0.9V +1.5V/+2.5V. HOST BUS 533/667 MHz. Page 12,13,14,15 INT_LVDS INT_TVOUT INT_VGA +2.

DC/DC NVDD/+1.2V +3V/+5V +1.05V/+1.8VSUS/+1.8V/+0.9V +1.5V/+2.5V. HOST BUS 533/667 MHz. Page 12,13,14,15 INT_LVDS INT_TVOUT INT_VGA +2. INT@:UM XT@:iscrete V@:M VRM V@:M VRM G@:LN 0 G@:LN G@:LN 0 0.V 0.VSUS.VSUS R-SOIMM Page 0, R-SOIMM Page 0, Parallel-H Page L (odec) & MP Page 0 Multi-ay Head phone Page Internal-MI Page LIN-IN Page Page

More information

CONTENTS: REVISION HISTORY: NOTES:

CONTENTS: REVISION HISTORY: NOTES: ONTENTS: PGE - ONTENTS PGE - POWER, XOS PGE - SI, SI, JTG PGE - S/eMM, US, HMI, GPIO, OMPOSITE PGE - SOIMM REVISION HISTORY: V.0 - /0/0 NOTES: These reduced schematics omit core SMPS and LPR circuitry

More information

P STK UP LYER : TOP LYER : SGN LYER : IN PU ORE ISL Li / lock iagram PU Penryn PU THERML SENSOR.MHz 0 LYER : IN LYER : V LYER : OT P (upg)/w LK_PU_LK,LK_PU_LK# LK_MH_LK,LK_MH_LK# REFLK,REFLK# REFSSLK,REFSSLK#

More information

C uF T16 VDD T15 TMS TMS MCU_PORT_VDD T14 TDO TDO T13 JCOMP JCOMP PF3 T12 PF3 T11 VDDE3 5.0V PF4 T10 PF4 PJ5 PJ5 PF6 PF6 PF9 PF9 5.0V 5.

C uF T16 VDD T15 TMS TMS MCU_PORT_VDD T14 TDO TDO T13 JCOMP JCOMP PF3 T12 PF3 T11 VDDE3 5.0V PF4 T10 PF4 PJ5 PJ5 PF6 PF6 PF9 PF9 5.0V 5. Size FSM No. WG No. Rev of 9 Galen Street Floor M 0 US MP0EMO Schematic -- MU and Symbol V V P P P P P 9 P0 0 P P P P0 VE V REFYP V P PK P P P 9 P 0 P0 P P P V P P P P9 P P P0 P P 9 P 0 P P P9 P P P P

More information

Quanta Computer Inc. REV 3A PROJECT : ZO1 COVER SHEET 1 OF 1 PROJECT LEADER: JIM HSU DOCUMENT NO: 204 DATE :2007/04/14 MB ASSY'S P/N : 31Z01MB00XX

Quanta Computer Inc. REV 3A PROJECT : ZO1 COVER SHEET 1 OF 1 PROJECT LEADER: JIM HSU DOCUMENT NO: 204 DATE :2007/04/14 MB ASSY'S P/N : 31Z01MB00XX MOEL: Z0 Motheroard REV: HNGE LIST: FIRST RELESE PGE0.. R,, MOIFY to EP P/N:SF PGE0.. STUFF HOLE P/N:FZ00000,. STUFF HOLE,, P/N:FE000,. STUFF HOLE P/N:FZ00000 PGE0.. STUFF HOLE, P/N:FZ00000,. STUFF HOLE

More information

KEIm Baseboard. PAGE DESCRIPTION 1 Block Diagram, History 2 SoM Connector. 3 LCD Connector. 4 Ethernet. 5 UART 6 Analog 7 Peripheral 8 Power

KEIm Baseboard. PAGE DESCRIPTION 1 Block Diagram, History 2 SoM Connector. 3 LCD Connector. 4 Ethernet. 5 UART 6 Analog 7 Peripheral 8 Power KEIm aseboard REV TE PGES ESRIPTION.0.0 Oct//0 ll INITIL REVISION RELESE..0 Feb//0 ll MP REVISION RELESE PGE ESRIPTION lock iagram, History SoM onnector L onnector Ethernet URT nalog Peripheral Power KONO

More information

HOSCO HOSCI AS M AS M C1 18P C2 18P C1 18P C2 18P GND VCC3 GPIOK7 R82 R82 10K A20 10K. #OffHook. FmHook #TRANSLED. VxBP 0.1U 0.

HOSCO HOSCI AS M AS M C1 18P C2 18P C1 18P C2 18P GND VCC3 GPIOK7 R82 R82 10K A20 10K. #OffHook. FmHook #TRANSLED. VxBP 0.1U 0. 0 #E0 GPIOK #MWR #MR #FWE HOSI KEYI0 GPIO0 HOSO V V VREFI KEYI GPIO GPIO_ V KEYO GPIO #E OUTR MIIN VMI GPIO_0 #LON V #HOL 0 0 #E KEYO GPIO 0 KEYO0 GPIO GPIO_ GPIO_0 #MR #MWR V V V V TSEL #E #E0 V HOSI

More information

BF4 BLOCK DIAGRAM. Mobile P4 prescott or Celeron prescott. North Bridge: 852GME (Montara-GT) Sourth Bridge: ICH4-M. Clocking

BF4 BLOCK DIAGRAM. Mobile P4 prescott or Celeron prescott. North Bridge: 852GME (Montara-GT) Sourth Bridge: ICH4-M. Clocking F LOK IGRM PU OR V PG, POWR IRUIT PG.. TTRY HRGR PG Mobile P prescott or eleron prescott Pins (Micro-FPG) PG, PU Thermal Sensor PG locking K PG PS R-SOIMM PG R-SOIMM Primary I - H PG R SRM.V LVS L Panel

More information

For max 243 R2OUT is low when R2IN is disconnected enabling the MAX 489 (RS-485) This will not work if MAX232 is used!

For max 243 R2OUT is low when R2IN is disconnected enabling the MAX 489 (RS-485) This will not work if MAX232 is used! JP RS_SELET V For max ROUT is low when RIN is disconnected enabling the MX (RS-) This will not work if MX is used! V On Front Panel -F (To Pg.) RS- RE_ RE_ RV_Y RV_Z 0.uF V U MXUK STR U- H G U MX 0 Y Z

More information

THAT Corporation. QSC Digital Cinema Monitor DCM-2/DCM-3 Monitor Board

THAT Corporation. QSC Digital Cinema Monitor DCM-2/DCM-3 Monitor Board anyone without the written permission of THT orporation. escription ate 00 Released // 0 Per EO # /0/ pproved ataports,,, -00.SH VMON & IMON Input Select of -00.SH UNLESS OTHERWISE NOTE: ataports E,F,G,H

More information

Reference Schematic for LAN9252-SPI/SQI+GPIO16 Mode

Reference Schematic for LAN9252-SPI/SQI+GPIO16 Mode Reference Schematic for LN-SPI/SQI+GPIO Mode onfigurations SPI/SQI+GPIO Mode EEPROM - F (High) Port mode Port0 & Port = opper Page No. Schematic Page Title Power Supply LN(Part) LN(Part), Strap & EEPROM

More information

Project: Date. Version. Items V1.01 C C. SIM Technology TITLE DRAWN BY PORJECT. SIM800C+SIM28M_VTS Reference CONTENT VER CHECKED BY SIZE V1.

Project: Date. Version. Items V1.01 C C. SIM Technology TITLE DRAWN BY PORJECT. SIM800C+SIM28M_VTS Reference CONTENT VER CHECKED BY SIZE V1. Project: ate Version Items V.0 RWN Y PORJET SIM800+SIM8M_VTS Reference ONTENT HEKE Y V.0 SHEET of 7 POWER POWER -0V F0 0 L0 VIN LO X0 SM0 SWRH07 uh T-PIN-X TVS0 Z0 + 0 VT U0 VZ=V,Pd=W SM7 00uF V GN VOUT

More information

P STK UP LYER : TOP LS lock iagram LYER : S LYER : IN LYER : IN LYER : V LYER : OT V_ORE +.V +.V +.V +.VSUS +VPU +V_S +VSUS +V +VPU +V_S +V SMR_VTERM SMR_VREF HMI Page TV-OUT Page RT Page L(WXG+.W) Page

More information

A B C D TXD[15:0] TXD10 TXPAR 2.2K R38 RA12 1 RA13 AD10 +3V J98 PHY_INT HSERR R70 PRST TXPAR. ATM Physical Local Bus. Local Bus Interface.

A B C D TXD[15:0] TXD10 TXPAR 2.2K R38 RA12 1 RA13 AD10 +3V J98 PHY_INT HSERR R70 PRST TXPAR. ATM Physical Local Bus. Local Bus Interface. S J TXR0 TXR TXR TXR[:0] TXR TXR LK TX[:0] TX0 TX TX0 TX TX TX TX TX TX TX TX TX TX TX TX TX R 0K R 0K J J0 PIV R 0K TXPR R0. H/E0 H/E H/E TXLV TXSO J J HRST HLK HPERR HGNT HISEL HEVSEL HSTOP HTRY HIRY

More information

NV11,4Mx16 DDR, RGB, INTERNAL DVI-I, AGP.

NV11,4Mx16 DDR, RGB, INTERNAL DVI-I, AGP. . NV.V 00PF 00PF 00PF 0.UF 0.UF 0.UF 0.UF 0UF 0UF 0 0.UF 0.UF.V TO- -pin package Semtech Z, Unisem US0 00 NV O- RG-PWR-IN.V@ /- 0mV 0UF 00PF 00PF 0 00PF 0UF 00PF 0UF 0 0.UF 0 00PF 0.UF 0 O0 U POWR SNS

More information

EUCLID SPB. Model Name: 8I945GME. Revision 1.0 REAR AUDIO JACK DISCRETE POWER VCORE PWM_ISL6556 ATX, OTHERS POWER RTL8110S/RTL8100C FRONT PANEL

EUCLID SPB. Model Name: 8I945GME. Revision 1.0 REAR AUDIO JACK DISCRETE POWER VCORE PWM_ISL6556 ATX, OTHERS POWER RTL8110S/RTL8100C FRONT PANEL SHEET 0 0 0 0 0 0 0 0 0 0 0 Model Name: IGME TITLE Revision.0 SHEET TITLE OVER SHEET LOK IGRM OM & P MOIFY HISTORY 0 P_LG_ P_LG_ P_LG_ P_LG_,E,F,G GMH-LKEPORT_HOST GMH-LKEPORT_RII GMH-LKEPORT_PI E, MI

More information

PA1A BLOCK DIAGRAM NWD/PRESCOTT / SPRINGDALE

PA1A BLOCK DIAGRAM NWD/PRESCOTT / SPRINGDALE P LOK IGRM NW/PRSOTT / SPRINGL /TT ONNTOR TT HRGR PG PG NW/PRSOTT Pins (Micro-FPG) PU Thermal Sensor PG locking K PG PU OR ISL PG, / MX PG PG R-SOIMM R-SOIMM Primary Master I - H PG HNNL R SRM.V, MHz.

More information

VIA Apollo ProMedia Board Schematics

VIA Apollo ProMedia Board Schematics VI pollo ProMedia oard Schematics 0TF TITLE SHEET No. OVER SHEET SOKET 0 PROESSOR, NORTH RIGE VT0/, SOUTH RIGE VT/, LOK SYNTHESIZER GTL+ US N PULL UP RESISTORS SRM IMM SLOTS / 0 PI SLOT & PI SLOT PI SLOT

More information

1K21 LED GR N +33V 604R VR? 1K0 -33V -33V 0R0 MUTE SWTH? JA? T1 T2 RL? +33V 100R A17 CB? 1N N RB? 2K0 QBI? OU T JE182 4K75 RB? 1N914 D?

1K21 LED GR N +33V 604R VR? 1K0 -33V -33V 0R0 MUTE SWTH? JA? T1 T2 RL? +33V 100R A17 CB? 1N N RB? 2K0 QBI? OU T JE182 4K75 RB? 1N914 D? L P.O. O X 0, N L R. PROROUH, ONRIO N KJ Y PHO N (0) FX (0) 0 WWW.RYSON. ate : Size : 000 File : OVRLL SHMI.Schoc Sheet : 0 of 0 Rev : rawn : 0.0 0K K 0K K 0K0 0K0 0K0 0K0 0K0 00K R K0 R K 0R??? 00N M?

More information

R2 44.2K_1% 5DVCC 5DVCC GND COMP SS24 DW1. EC2 470uF/16V. 470uF/16V 内内内内内内 DW2; 去去 U103,L9 33V. 33V C15 NC/10uF 33V C17 D2 NC/UDZ33B-33V

R2 44.2K_1% 5DVCC 5DVCC GND COMP SS24 DW1. EC2 470uF/16V. 470uF/16V 内内内内内内 DW2; 去去 U103,L9 33V. 33V C15 NC/10uF 33V C17 D2 NC/UDZ33B-33V JK_P JP V V L 0u/N F FUSE() FUSE E 0uF/V E. V L 0u/N V 00nF 00nF V, R 00K 00nF U MP IN EN SS OMP 0nF S SW F 0.nF R K SW L u R.K_% R 0K_% V E 0uF/V V,,, ST-V V 00nF.uF 00P SS W ST-V E 0uF/V E 00nF TO U

More information

ZG5 NB Block Diagram

ZG5 NB Block Diagram VTERM(+0.V) VTT(+.0V) +.VSUS +.V +.VSUS +.V +.V VPU +.V +.VSUS L_.V L_V +V RT P." panel P LVS ZG N lock iagram iamondville VORE:+. ~ +0. VP:+.0V V:+.V or +.V FS GMS P, HOST P R P LVS, MI, R LK P POWER

More information

CLKOUT CLKOUT VCC CLKOUT RESOUT OSCOUT ALE TEST AD0 66 AD2 INT0 INT0 AD INT1 AD INT2/INTA0 AD5 AD7 AD7 INT AD8 AD8 AD10

CLKOUT CLKOUT VCC CLKOUT RESOUT OSCOUT ALE TEST AD0 66 AD2 INT0 INT0 AD INT1 AD INT2/INTA0 AD5 AD7 AD7 INT AD8 AD8 AD10 I U N R 00K RSIN* RST S N.0u Y LK TP RP K L TP USY INT0 INT RISMINT P.0 P. P. P. P. P. P. RY OL RX0 TX0 T P.0 P. P. P. S* S* S* S* RROR* SLK U LKIN LKOUT LKOUT LKIN LKOUT OSOUT 0 OSOUT L L RSIN* L 0 0

More information

MSP430F16x Processor

MSP430F16x Processor MSP0x Processor V_. V_ V_. U Vcc Vcc R 0K SW, ETHER_T_00, ETHER_T_0, ETHER_T_0, ETHER_T_0, ETHER_T_0, ETHER_T_0, ETHER_T_0, ETHER_T_0 P.0/TLK P./T0 P./T P./T P./SMLK P./T0 P./T P./T /RST/NMI 0.u P UTTON_

More information

VER : 3A. Thermal Sensor & Fan P37 LVDS. E-switch PI2PCIE412-DZHE LVDS MXM III-NB8E (GT/SE/GLM) VRAM 256M VRAM 512M P18 HDMI HDMI P19 P17 SPDIF_MXM

VER : 3A. Thermal Sensor & Fan P37 LVDS. E-switch PI2PCIE412-DZHE LVDS MXM III-NB8E (GT/SE/GLM) VRAM 256M VRAM 512M P18 HDMI HDMI P19 P17 SPDIF_MXM Module Y Mini PI (for ebug) P H / O (ST) P P X'TL.MHz LOK GENERTOR YLFXT RII SO-IMM RII SO-IMM P H (ST) P H / O (PT) P P in ard Reader ontroller R P,P in ard Reader connector P ST ST PT PI us MX(Maddog.)

More information

COVER PAGE, TOP 04 ~ 05 VGA, LED, 7SEGMENT

COVER PAGE, TOP 04 ~ 05 VGA, LED, 7SEGMENT LTER YLONE III EP evelopment & Education OR SHEMTI ONTENT PGE TOP MEMORY OVER PGE, TOP SRM,FLSH 0 ~ 0 0 ~ 0 ISPLY VG, LE, SEGMENT 0 ~ 0 IN/OUT LOK, PS, RS, UTTON, SWITH, ONNETOR,S R 0 ~ FPG yclone II EP

More information

B0549-SCH-01 RD VEGA STDP4028 (DVI to DPTx) Reference Design PCB# Revision History

B0549-SCH-01 RD VEGA STDP4028 (DVI to DPTx) Reference Design PCB# Revision History 0-SH-0 R-0 VEG STP0 (VI to PTx) Reference esign P# 00- Revision History SHEMTI SHEET ate uthor Version omments 0. ontents, Revision History Sept., 00 Tony W. Rev. Initial schematic. 0. Overview Oct., 00

More information

L13X DAUGHTER CARDS TABLE OF CONTENTS REV SL NO. TABLE OF CONTENTS VERSION VERSION HISTORY BLOCK DIAGRAM 4 UART-0 INTERFACE

L13X DAUGHTER CARDS TABLE OF CONTENTS REV SL NO. TABLE OF CONTENTS VERSION VERSION HISTORY BLOCK DIAGRAM 4 UART-0 INTERFACE LX UGHTER RS TLE OF ONTENTS SL NO. ONTENTS PGE NO REV TLE OF ONTENTS VERSION HISTORY VERSION.0.. LOK IGRM URT-0 INTERFE N US INTERFE URT INTERFE PROFI US & SOFT IR INTERFE SOFT URTS REV NO. NTURE OF HNGE

More information

VREF XREF=1/A1,1/B2,7/A2 C103 AVDD 0.1U VDDCORE DRVDD VDDIO ENC+ ENC- AIN+ OVR EC2 XREF=2/B2 XREF=2/B2 XREF=2/B2 XREF=2/A1 XREF=1/A1,7/B1 XREF=2/B2

VREF XREF=1/A1,1/B2,7/A2 C103 AVDD 0.1U VDDCORE DRVDD VDDIO ENC+ ENC- AIN+ OVR EC2 XREF=2/B2 XREF=2/B2 XREF=2/B2 XREF=2/A1 XREF=1/A1,7/B1 XREF=2/B2 --00_: RV;E,F,G,H,J,K,L,M,N,P,R V;H,H,J,J,K,K,L,L,M,M,N,N,P,P V;,,,,,,,E,E,F,F,G,G SMOE MOE S EXP EXP EXP0 HIPI HIIPI HIPI HIPI0 EXTFILTER GN_ GN_0 IN- IN+ EN- EN+ VREF V_ES N RY PLK PULK LK SYN SYN SYN

More information

05 - Adaptacion Puerto Serie RXD_UC R35 0 DTR_UC R36 0 RI_UC Adaptacion Puerto Serie Señalizacion GSM R37 0 INFO_NETLIGHT R38 0

05 - Adaptacion Puerto Serie RXD_UC R35 0 DTR_UC R36 0 RI_UC Adaptacion Puerto Serie Señalizacion GSM R37 0 INFO_NETLIGHT R38 0 0 - limentacion 0 - onector Externo 0 - daptacion Puerto Serie 0 - Modem SIM00 TT_VOLTGE VN_ TX TX_U RX_GSM RX_GSM HRGE_STTUS P. RX RX_U TX_GSM TX_GSM ST_ ST_ P. P. P. P. R 0 R 0 TR_U RI_U TR_GSM TR_GSM

More information

VCC 21 VCC 52 AVCC PF0(ADC0) 60 PF1(ADC1) 59 PF2(ADC2) 58 PF3(ADC3) 57 PF4(ADC4/TCK) 56 PF5(ADC5/TMS) 55 PF6(ADC6/TDO) 54 PF7(ADC7/TDI) SCL TXD

VCC 21 VCC 52 AVCC PF0(ADC0) 60 PF1(ADC1) 59 PF2(ADC2) 58 PF3(ADC3) 57 PF4(ADC4/TCK) 56 PF5(ADC5/TMS) 55 PF6(ADC6/TDO) 54 PF7(ADC7/TDI) SCL TXD POWER ELETRONIS **- Switching Power Regulation** V and.v outputs are isolated from High Voltage, but not each other Isolated Power Supply power.sch FTI US URT FTI US URT ftdi_uart.sch SLOOP_TRL HRG_TRL

More information

ISA INTERFACE & POWER SELECTION Size Document Number Rev Custom. XR82C684 EVAL BOARD 1.2 Date: Monday, August 13, 2007 DO NOT INSTALL CON_AT62B

ISA INTERFACE & POWER SELECTION Size Document Number Rev Custom. XR82C684 EVAL BOARD 1.2 Date: Monday, August 13, 2007 DO NOT INSTALL CON_AT62B IS_IRQ V._0._0._0 O NOT IS_IRQ R K_0._0.0_0 J J.0_0 0 RV_RESET V RV_RESET V TP J IS TEST._0 TP V X [0..] [0..] GN GN -I/O H K RESRV V 0 IRQ V -V REQ -V U 0WS 0 0 V 0 -IO_HRY._0 GN -I/O H RY 0 -SMEMW EN

More information

PLAY0 CT7601 QFN48 REC ADC REC. Power LDO RCA RCA RCA*2. Ext. MCU RCA*2. SPDIF output. PWM LED x 2 POR. SPDIF input x 1 Flash. connector.

PLAY0 CT7601 QFN48 REC ADC REC. Power LDO RCA RCA RCA*2. Ext. MCU RCA*2. SPDIF output. PWM LED x 2 POR. SPDIF input x 1 Flash. connector. R SPIF output Power LO R SPIF input x Flash POR PWM LE x R* Lightning() P x pin Type connector US pin For Lightning & P T QFN RE PLY H Sel T PLY x PM Ext. MU H Sel T RE x S NE OP R* Size ocument

More information

Renesas Starter Kit for RL78/G13 CPU Board Schematics

Renesas Starter Kit for RL78/G13 CPU Board Schematics Renesas Starter Kit for RL/G PU oard Schematics REV REF TE RWN Y 0.0 raft.0.0 TES.00 Release.0.0 YOI.0 Release 0.0.0 YOI PGE ESRIPTION INEX RL/G Microcontroller Switches, LEs, RESET, PSU E, Serial Port

More information

Reference Schematic for LAN9252-HBI-Multiplexed Mode

Reference Schematic for LAN9252-HBI-Multiplexed Mode Reference Schematic for LN-HI-Multiplexed Mode onfigurations HI Multiplexed mode EEPROM - F (High) Port mode Port0 & Port = opper Page No. Schematic Page Title Power Supply LN(Part) LN(Part), Strap & EEPROM

More information

RETICLE 2 NORTH SW2 DPDT SOUTH. LM339A TxD1 Out 11 U2D DEC PULSE 1 FOCUSER-2 3.0V 17 CCD EAST U2A AUX -6 FOCUSER-2 FOCUSER SW1 DPDT

RETICLE 2 NORTH SW2 DPDT SOUTH. LM339A TxD1 Out 11 U2D DEC PULSE 1 FOCUSER-2 3.0V 17 CCD EAST U2A AUX -6 FOCUSER-2 FOCUSER SW1 DPDT J KYP PWR J TX0\ RTIL RX0\ U V V NORTH V- NORTH/SH LM J RS V MIS XMIT LX00 XMIT LX00 RV MIS RV U SH V LM RN V V 0K J U LN 0 RX0\ 0 V TTRY LM Tx Out TX0\ Rx In Tx Out RTIL 0 Rx In U 0 V LM 0 PULS FOUSR-

More information

DAC PLAY0 PLAY0 CT7601 DAC REC ADC REC RCA * 2. Power LDO RCA. RCA * 2 SPDIF output x2 RCA RCA RCA. Ext. MCU POR. PWM LED x 2. SPDIF input x 1.

DAC PLAY0 PLAY0 CT7601 DAC REC ADC REC RCA * 2. Power LDO RCA. RCA * 2 SPDIF output x2 RCA RCA RCA. Ext. MCU POR. PWM LED x 2. SPDIF input x 1. R * SPIF output x Power LO R * R R SPIF input x POR Flash PWM LE x PM00 Lightning() P 0x0 0pin Type connector US 0pin For Lightning & P T0 RE PLY0 PLY H Sel Stereo T0 PLY0 T0 0x PLY 0x PM00 R Ext. MU H

More information

AXM88180-EVB-RTL8211E-1 SMDK2440 Demo Board Schematic Index

AXM88180-EVB-RTL8211E-1 SMDK2440 Demo Board Schematic Index XM0-EV-RTLE- SMK0 emo oard Schematic Index Page : Schematic Index (This Page) Page : RTLE GigaPHY MHz rystal RJ- Transformer Page : Host Interface onnector Power Page : History Page : X0 EEPROM Note:.Please

More information

XO2 DPHY RX Resistor Networks

XO2 DPHY RX Resistor Networks PHY_0_P_RX PHY_0_N_RX [] [] R R LP_0_P_RX HS_0_P_RX HS_0_N_RX LP_0_N_RX PHY_LK0_P_RX PHY_LK0_N_RX PHY_LK_P_RX PHY_LK_N_RX [] [] [] [] R R6 R8 R0 LP_LK0_P_RX HS_LK0_P_RX HS_LK0_N_RX LP_LK0_N_RX LP_LK_P_RX

More information

1 INDEX & POWER, RESET 2 RF, SERVO & MPEG - MT1389E 3 MEMORY - SDRAM, FLASH/EEPROM 4 VIDEO OUT 5 AUDIO DAC WMA8766

1 INDEX & POWER, RESET 2 RF, SERVO & MPEG - MT1389E 3 MEMORY - SDRAM, FLASH/EEPROM 4 VIDEO OUT 5 AUDIO DAC WMA8766 OMMON_H_V MT (LQFP) V emo oard for Sanyo Slim H PUH INX & PO, ST F, SVO & MPG - MT MMOY - SM, FLSH/POM VIO OUT UIO WM NM TYP VI igital V SUPPLY V igital.v MT FV Servo.V MT LO_V Laser iode.v F V PIKUP H

More information

CP2102 TESTAMATIC SYSTEMS POWER 5V TO 3.3V SECTION PINOUT CHECK DECOUPLING CAPACITORS. Btype USB connector TSPL_PPS_1 2.2

CP2102 TESTAMATIC SYSTEMS POWER 5V TO 3.3V SECTION PINOUT CHECK DECOUPLING CAPACITORS. Btype USB connector TSPL_PPS_1 2.2 VUS R V_IN V TO.V SETION.V SI_RX SI_TX 0E R PINOUT HEK MINISM00F- Resettable Fuse F 00m WHITE 00nF U GN EN IN IN TPS PG nc OUT OUT 0k R 0.V 00nF Power_Good MIRO US IS INITE S ON TX RX 0.uF VUS TR RI GN

More information

VCC 52 VCC 21 AVCC PF0(ADC0) 60 PF1(ADC1) 59 PF2(ADC2) 58 PF3(ADC3) 57 PF4(ADC4/TCK) 56 PF5(ADC5/TMS) 55 PF6(ADC6/TDO) 54 PF7(ADC7/TDI) SCL TXD

VCC 52 VCC 21 AVCC PF0(ADC0) 60 PF1(ADC1) 59 PF2(ADC2) 58 PF3(ADC3) 57 PF4(ADC4/TCK) 56 PF5(ADC5/TMS) 55 PF6(ADC6/TDO) 54 PF7(ADC7/TDI) SCL TXD POWER ELETRONIS **- Switching Power Regulation** V and.v outputs are isolated from High Voltage, but not each other Isolated Power Supply power.sch FTI US URT FTI US URT ftdi_uart.sch Safety Loop Wiring

More information

N02 BLOCK DIAGRAM ULV DOTHAN+ALVISO(915GMS)+ICH6-M

N02 BLOCK DIAGRAM ULV DOTHAN+ALVISO(915GMS)+ICH6-M N OK IGRM UV OTHN+VISO(GMS)+IH-M Intel UV Peutiun-M / UV eleron-m UV othan / UV eleron Pins (Micro-FG) PG, PU Thermal Sensor GMTP lock Generator IT VPG PG TV PG S_VIO FS MHZ VS Panel PG R.G, RT port PG

More information

Sheet_Symbol_Overspeed. HA_Vel_Feedback Dec_Vel_Feedback. HA_Overspeed_N Dec_Overspeed_N

Sheet_Symbol_Overspeed. HA_Vel_Feedback Dec_Vel_Feedback. HA_Overspeed_N Dec_Overspeed_N NOTES: ISION LOK. Unless otherwise stated: Resistors are mw, % tolerance. apacitors are V, % tolerance.... J Port and Net Name scopes for this project are: Port NOT Global (connected via Sheet Symbols)

More information

LED_POWER_STAGE1 PWM GND ADJ LED- -12V R2 RA. LED Power Stage LED_POWER_STAGE2 PWM GND ADJ LED- -12V R4 RB. LED Power Stage LED_POWER_STAGE3

LED_POWER_STAGE1 PWM GND ADJ LED- -12V R2 RA. LED Power Stage LED_POWER_STAGE2 PWM GND ADJ LED- -12V R4 RB. LED Power Stage LED_POWER_STAGE3 MU THERMISTOR- MU LI_RX LI_TX LI_RX LI_TX MX_TX MX_RX MX_/RE MX_E MX_TX MX_RX MX_/RE MX_E MX_LI +.V_MU R 0K R 0K R R R R LE_POWER_STGE - Out GN J LE- -V LE Power Stage LE_POWER_STGE - Out GN J LE- -V LE

More information

PCLKS SYNCHS PDATS[3:0] PCODES[3:0] STATCLKS CMDCLKS PCLKW SYNCHW PDATW[3:0] PCODEW[3:0] Sheet_2 CMDCLKS STATCLKW CMDDATW STATDATW PDACK[1:0]

PCLKS SYNCHS PDATS[3:0] PCODES[3:0] STATCLKS CMDCLKS PCLKW SYNCHW PDATW[3:0] PCODEW[3:0] Sheet_2 CMDCLKS STATCLKW CMDDATW STATDATW PDACK[1:0] STTTW STTLKW POW[:0] PTW[:0] SYNHW PLKW Sheet_ STTTS STTLKS POS[:0] PTS[:0] SYNHS PLKS Sheet_ Spareates PLKS SYNHS PTS[:0] POS[:0] STTLKS STTTS MLKS MTS Sheet_ PLKW PLKS SYNHW SYNHS PTW[:0] PTS[:0] POW[:0]

More information

DISPLAY 1 DISPLAY 2 a. a b. a f. a f. b g. c d. c d. 16 x 2 HD44780 BASED ALPHANUMERIC DISPLAY LCD 16 X 2

DISPLAY 1 DISPLAY 2 a. a b. a f. a f. b g. c d. c d. 16 x 2 HD44780 BASED ALPHANUMERIC DISPLAY LCD 16 X 2 SEGMENT LE ISPLY R MUX MUX MUX MUX R nf SEG_ SEG_ SEG_ SEG_ SEG_ SEG_ SEG_ SEG_ U R xt P P P P P P P P MX MX ss SL S P P P P P P P P nf S SEG_SL SEG_S SEG_ SEG_ SEG_ SEG_ SEG_ SEG_ SEG_ SEG_ SEG_I_SL_

More information

All use SMD component if possible

All use SMD component if possible R0 0K MF SW0 NEXT R0 0R LE0 STNY & POWER ON GN R0 SW0 PREV R 0 MF R 0 MF R 0K MF R0 K MF SW0 FF GN SNP OFF OR GN Q0 S Q0 S LE R k R k 00n R 0K MF M0 R0 K MF SW0 FR +V() Q0 R 0K MF GN R0 0 R 0 GN VF_on_off

More information

LO_TX LO_TX MIXER_OUT MIXER_OUT VCC5V VCC5V VCC3V3 VCC3V3 VCC5V_TX VCC5V_TX VCC5V VCC5V VCC12V_TX VCC12V_TX VCC3V3 VCC3V3 AGND

LO_TX LO_TX MIXER_OUT MIXER_OUT VCC5V VCC5V VCC3V3 VCC3V3 VCC5V_TX VCC5V_TX VCC5V VCC5V VCC12V_TX VCC12V_TX VCC3V3 VCC3V3 AGND R White R Red _TX_Q_P J 0-0 0 _TX_I_P _TX_I_N _TX_Q_P _TX_Q_N L _TX_I_P _TX_I_N.R -d ttenuator.r.r 00pF_0V JP SM _TX_Q_P _TX_Q_N _TX_Q_P _TX_Q_N GN VV VV VV_TX VV VV VV_TX Modulator L L PowerSupply J POWER

More information

2.5V 1.2V / 1.5V CORE 3.3V I/O MOUNTING HOLES GROUND TESTPOINTS +5.0V DC IN. SoC Solutions FB2 R K C12 15 PF FERRITE_BEAD C14 C C13 2.

2.5V 1.2V / 1.5V CORE 3.3V I/O MOUNTING HOLES GROUND TESTPOINTS +5.0V DC IN. SoC Solutions FB2 R K C12 15 PF FERRITE_BEAD C14 C C13 2. +.0V IN J PJ-0 _ONN VUS JP JUMPERT VUS_FP 00 F FERRITE_E..V U TPS0 GN F TGN PF R.K % VP. R K %.V /.V ORE.V I/O U TPS0 JP VP JP HR VP_GL U TPS0 R.K LM0EM -. JP HR VORE_GL VORE. GN F TGN 0 PF R.K % R K %.

More information

Sapporo 1.0 BLOCK DIAGRAM

Sapporo 1.0 BLOCK DIAGRAM PU ORE.V/.V /.V/.VM VPU/VPU Sapporo. LOK IGRM P P P Merom Pins (Micro-FG) P,P PU Thermal Sensor MX P.MHz lock Generator K P.V/SMR_VTERM/SMR_VREFP TT HRGER MX/ ISHRGE VM_LN_SW/V_S/V_K/VSUS/V P V/VSUS P

More information

Power supply, reset circuit, reference voltage and power indicator. Analogue and digital inputs with options for FET outputs

Power supply, reset circuit, reference voltage and power indicator. Analogue and digital inputs with options for FET outputs VR core and power 00v.0 Power supply, reset circuit, reference voltage and power indicator. Port 00v.0 nalogue and digital inputs with options for FET outputs Port 00v.0 igital inputs with optional FET

More information

VM9M Block Diagram Intel UMA

VM9M Block Diagram Intel UMA hexainf@hotmail.com GRTIS - FOR FREE lock iagram Intel UM VER : F POWER /TT ONNETOR PG TT HRGER RUN POWER SW +.V_SUS/+V_SUS +V/+.V/+.V PG PG Penryn ( Micro-FPG) PG, 00/0 MHz antiga FN & THERML EM--IZL-TR

More information

Virtex 5 FF1760 DUT. Differential SMA Clocks 2X D. Single Ended Socket Clocks 2X. Upstream Connector. Upstream. Power Bus and Switches 5V

Virtex 5 FF1760 DUT. Differential SMA Clocks 2X D. Single Ended Socket Clocks 2X. Upstream Connector. Upstream. Power Bus and Switches 5V PGE System Monitor ux PGE System Monitor PGE System ce Upstream PGE Upstream onnector PGE Single Ended Socket locks X PGE ifferential SM locks X PGE -0 Power us and Switches V OR V JK RIK VINT VINT JK

More information

Block Diagram SGTL5000 PG. 3. Power PG. 8. Communication PG.6. I2S Signals PG.7. Analog Inputs PG.4. Analog Outputs PG.5.

Block Diagram SGTL5000 PG. 3. Power PG. 8. Communication PG.6. I2S Signals PG.7. Analog Inputs PG.4. Analog Outputs PG.5. lock iagram I R Select I/SPI Mode Select MLK Source ommunication PG. US to I/SPI IS Signals PG. nalog Inputs PG. IS Interface Line-In / Microphone nalog Outputs PG. Headphone SGTL PG. igital Header P PSI

More information