N61Jv SCHEMATIC Revision 2.0

Size: px
Start display at page:

Download "N61Jv SCHEMATIC Revision 2.0"

Transcription

1 YTEM PE REF. PE ontent lock iagram ystem etting PU()_MI,PE,FI,LK,MI PU()_R PU()_F,RV, PU()_PWR PU()_XP R OIMM_0 R OIMM_ R _Q VOLTE VI controller 0 PH_IEX()T,IH,RT,LP PH_IEX()_PIE,LK,M,PE PH_IEX()_FI,MI,Y PWR PH_IEX()_P,LV,RT PH_IEX()_PI,NVRM,U PH_IEX()PU,PIO,MI PH_IEX()_POWER, PH_IEX()_POWER, PH_PI ROM,OTH LK_ILR 0 E_IT(/) E_IT(/)K, TP RT_Reset ircuit LN_R LN_RJ Hybrid witch OEL U_mp & Jack ET 0 _U _Neward U_ebug RT_L Panel RT_ub TV_HMI 0 FN_Fan & ensor X_H & O U_U Port * MINIR(WLN) TUN_TV Tuner LE_Indicator _ischarge PW_PROTET 0 _ & T onn. T_luetooth U & udio Jack OR POWER OR FUNTION OR ME_onn & kew Hole NE U.0 0 V_Madison NJv HEMTI Revision.0 HMI Page RT NJv LOK IRM Page L Panel Page Touchpad Page Keyboard Page INT. MI Page HMI Int.peaker Page HP/PIF.JackPage MI.Jack Page RT H Page O Page et Page NPV LV ebug onn. E ITE IT0 zalia odec Realtek L Port.0 Port. Port. Page 0 LV RT HMI Page Page 0 Page PIE x LP zalia T PU rrandale FI x PH Ibex PeakM HM U Port.0 Port. Port. Port. Port. Port. Port. Port. Port. Port. Port.0 Port. Port. Port. Page ~ MI x Page 0~ Function U port (IO/) U port(io/) U port.0/.0 R 00/0MHz R 00/0MHz PIE x ard Reader(.0) Page 0 TV turner Newcard annot use annot use WiFi/WiMax amera T (.) Page Page Page Page Page Page Page Page U.0 Port. Port. Port. Port. Port. R OIMM0 lave dd. 0 Page ~ R OIMM lave dd. Page ~ PI ROM Mbit TVF0 Page NE UP000F U.0 igaln RPage Page RJ Page Power VORE ystem.v &.0V R & VTT +.V harger etect Load witch Power Protect Page 0 Page Page Page Page Page Page 0 Page Page 0 0 PW_VORE(MX0) PW_YTEM(MX00) PW_I/O_VTT_PU&+.VM PW_I/O_R & VTT& +.V PW_I/O_VM & ME_+VM_PWE PW_+VFX_ORE(MX0) PW_HRER(MX0) PW_ETET PW_LO WITH PW_INL PW_FLOWHRT PWM Fan Page 0 OR_LK_PH _REF_LK_PH M_/No_LK_PU Reset ircuit Page lock enerator I ILR lave dd. Page ischarge ircuit & TT. onn. Page Page 0 LK_PH MI_LK_PH T_LK_PH kew Holes Page lock iagram yunfeng_yan UTeK OMPUTER IN. N NJv.0 Thursday, ecember, 00 ate: heet of

2 PH_IEX PIO PH_IEX PIO Use s ignal Name PIO 00 PO N_TP PIO 0 PO N_TP PIO [:] PI PI_INT[E:H]# PIO 0 PO N_TP PIO 0 PO N_TP PIO 0 PI EXT_MI# PIO 0 Native N_PU PIO 0 Native N_PU PIO PI EXT_I# PIO Native N_TP PIO PO N_TP PIO PO N_PU PIO PO T_LE PIO PI PU_HOL_RT# PIO PI PU_PWROK PIO PI LKREQ#_TV PIO PI TP PIO 0 Native LKREQ#_WLN PIO PI T0P PIO PO WLN_LE PIO Native N_TP PIO PO N_TP PIO PI LKREQ#_NEWR PIO PI LK_REQ#_ PIO PO N_TP PIO PO WLN_ON# PIO Native N_TP PIO 0 PO ME_usPwrnck PIO Native ME PREENT PIO PIO PM_LKRUN# PIO PI H_OK_EN# PIO Native N_TP PIO PO T_LK_REQ# PIO PI PU_PWR_EN# PIO PI PU_PRNT# PIO PI P_I0 PIO PI P_I PIO 0 Native N_PU PIO Native N_PU PIO Native N_PU PIO Native N_PU PIO Native LK_REQ# PIO Native N_TP PIO Native N_TP PIO PI LKREQ_PE# PIO PO N_TP PIO PIO PH_TEMP_LERT# PIO 0 Native PI_REQ# PIO Native PI_NT# PIO Native PU_ELET#_R PIO PO PU_PWM_ELET# PIO Native PI_REQ# PIO Native PI_NT# PIO PI LKREQ_LN# PIO PO T_ON PIO PIO ML_LK PIO Native N_PU PIO 0 Native ML0LERT# PIO Native N_TP PIO Native N_TP PIO Native N_TP PIO Native N_TP PIO Native N_TP PIO Native N_TP PIO Native EI_ELET# PIO Native PM_TLOW# PIO Native LK_REQ0# PIO Native MLLERT# PIO PIO ML_T Internal & External Power Pullup/down +V INT T +V EXT PU +V INT T +V INT T +V EXT PU & INT PU +VU EXT PU +VU EXT PU +VU EXT PU +VU +VU +VU EXT PU +VU INT P +VU EXT PU +V EXT P & INT T +V EXT P +V EXT PU +V EXT P +V EXT PU +V EXT P +V INT PU +V +VU EXT P +VU EXT P +VU INT WEK PU +VU EXT P +VU EXT PU(NI)/P(NI) +VU EXT PU +VU EXT PU +VU EXT PU +V +V +V EXT P +V EXT PU +V EXT PU +V EXT P +V EXT P +V EXT PU +VU EXT PU +VU EXT PU +VU EXT PU +VU EXT PU +VU EXT PU +VU EXT PU +VU EXT PU +VU +V EXT PU +V EXT PU INT PU EXT PU INT PU EXT PU INT PU EXT P EXT PU(IOE) EXT PU EXT PU EXT PU INT T INT T INT T INT T EXT PU EXT PU EXT PU EXT PU +V +V +V +V +V +V +VU +VU +VU +VU +VU +VU +VU +VU +V +V +V +V +VU +VU +VU +VU E IT E PIO Use s ignal Name E IT0 R. removed P0 O PWR_LE# E PIO Use s ignal Name P O H_LE# PIO0 I ME_PM_LP_M# P PIO I ME_usPwrnck P PIO P O L_L_PWM PIO P O FN0_PWM PIO I ME_+VM_PWR P PIO I ME_PM_LP_LN# P PIO O ME PREENT P0 O TEL_0 PIO P O TEL_ PIO P ME PREENT_E PIO P IO M0_LK PIO0 P IO M0_T PIO P O 0TE PIO O ME_PWROK P O RIN# PIO P O PM_RMRT# PIO O ME_LP_M_E# P0 PIO P IO M_LK PIO P IO M_T PIO P O PM_PWRTN# PIO P I _IN_O# PIO P O OP_# PIO0 P I T_IN_O# PIO P I RFON_W# PIO P0 I PWRLIMIT# PIO P I PM_U# PIO P I UF_PLT_RT# PIO P O EXT_I# PIO P O EXT_MI# PIO P O L_KOFF# PIO P I FN0_TH PIO P PIO0 PE0 O VU_ON PIO PE O E (IT0 ddress/ata connect) PIO PE O E (IT0 ycle tart connect) PIO PE O ELK (IT0 lock connect) PIO PE I PWR_W# PIO PE PIO PE I LI_W# PIO PE PF0 O M_U RE : PF PH Master PF I EXP_TE# Mus evice Mus ddress PF lock enerator(ilr) 000x ( ) PF I TP_LK OIMM x ( 0 ) PF IO TP_T OIMM 0000x ( ) PF O THRO_PU VI ontroller(m) 000x ( ) PF O PH_PI_OV WiFi/WiMax N/ P0 I ME_UPWRNK_E E Master (M) P I PM_U# Mus evice Mus ddress P PU Thermal ensor() 0000x ( ) P V Thermal I() 000x ( E ) PH0 IO PM_LKRUN# PH O FX_VR_ON evice Identification PH O H_EN PU Thermal ensor P/N: component name PH O U_E# st 0000 F PH O U_E# PH O NUM_LE# PH O P_LE# PI0 PI I U_PWR lock en P/N: component name PI I LL_YTEM_PWR st ILR PI I VRM_PWR PI I PH_TEMP_LERT# PI I L_ V Thermal ensor component name PI I P_K_# st PI I P_K_# PJ0 O PU_VRON PJ O PM_PWROK PJ O VET_E PJ O IET_E PJ O TP_LE PJ PIE Minicard TV Tuner PIE Minicard WLN PIE Newcard PIE PIE ard reader PIE LN PIE PIE T 0 T H () T T O T T H () T ET U 0 U Port () U U Port () U U Port () U U Port () U Minicard TV Tuner U Neward U U U WLN U MO amera U 0 U U luetooth U Finger Printer ystem etting yunfeng_yan UTeK OMPUTER IN. N NJv.0 Wednesday, November, 00 ate: heet of

3 JT MPPIN FI_FYN0 FI_FYN FI_LYN0 FI_LYN FI_INT XP_TI_R XP_TO_M XP_TI_M XP_TO_R FI disable: (For discrete graphic). N: FI_TX#[0:],FI_TX[0:],FI_RX#[0:],FI_RX[0:] V_XENE,V_XENE. Pulldown to via K % resistor: FI_FYN[0:],FI_LYN[0:],FI_INT,FX_IMON ~mw power saving.( R0. P.0). onnected to : VX,. an be connected to directly: PLL_REF_LK,PLL_REF_LK#. onnect to +V.0 rail: VFIPLL R0 L0 00 R00 R0 L0 00 KOhm KOhm KOhm KOhm KOhm R0 R0 R0 R0 R0 R. P.: *FI_FYN[0],FI_FYN[], FI_LYN[0], FI_LYN[] can be ganged together with one resistor. *On the other hand,fi_fyn[0], FI_FYN[], FI_LYN[0], FI_LYN[], and FI_INT signals on PH side can be left as no connect without any power or functional impact. XP_TI XP_TO R00,R0,R0 near U00 FI_TXN[:0] FI_TXP[:0] MI_TXN0 MI_TXN MI_TXN MI_TXN MI_TXP0 MI_TXP MI_TXP MI_TXP MI_RXN0 MI_RXN MI_RXN MI_RXN MI_RXP0 MI_RXP MI_RXP MI_RXP FI_FYN0 FI_FYN FI_INT FI_LYN0 FI_LYN For Intel FX display FI_TXN0 FI_TXN FI_TXN FI_TXN FI_TXN FI_TXN FI_TXN FI_TXN FI_TXP0 FI_TXP FI_TXP FI_TXP FI_TXP FI_TXP FI_TXP FI_TXP F H F E E E F 0 E0 F0 F E F 000 U00 MI_RX#[0] MI_RX#[] MI_RX#[] MI_RX#[] MI_RX[0] MI_RX[] MI_RX[] MI_RX[] MI_TX#[0] MI_TX#[] MI_TX#[] MI_TX#[] MI_TX[0] MI_TX[] MI_TX[] MI_TX[] FI_TX#[0] FI_TX#[] FI_TX#[] FI_TX#[] FI_TX#[] FI_TX#[] FI_TX#[] FI_TX#[] FI_TX[0] FI_TX[] FI_TX[] FI_TX[] FI_TX[] FI_TX[] FI_TX[] FI_TX[] FI_FYN[0] FI_FYN[] FI_INT FI_LYN[0] FI_LYN[] OKET MI Intel(R) FI PI EXPRE RPHI PE_IOMPI PE_IOMPO PE_ROMPO PE_RI PE_RX#[0] PE_RX#[] PE_RX#[] PE_RX#[] PE_RX#[] PE_RX#[] PE_RX#[] PE_RX#[] PE_RX#[] PE_RX#[] PE_RX#[0] PE_RX#[] PE_RX#[] PE_RX#[] PE_RX#[] PE_RX#[] PE_RX[0] PE_RX[] PE_RX[] PE_RX[] PE_RX[] PE_RX[] PE_RX[] PE_RX[] PE_RX[] PE_RX[] PE_RX[0] PE_RX[] PE_RX[] PE_RX[] PE_RX[] PE_RX[] PE_TX#[0] PE_TX#[] PE_TX#[] PE_TX#[] PE_TX#[] PE_TX#[] PE_TX#[] PE_TX#[] PE_TX#[] PE_TX#[] PE_TX#[0] PE_TX#[] PE_TX#[] PE_TX#[] PE_TX#[] PE_TX#[] PE_TX[0] PE_TX[] PE_TX[] PE_TX[] PE_TX[] PE_TX[] PE_TX[] PE_TX[] PE_TX[] PE_TX[] PE_TX[0] PE_TX[] PE_TX[] PE_TX[] PE_TX[] PE_TX[] KTO#:pulled to ground on processor. may use to determine if PU is present K J J F F E 0 J H H F E F F 0 0 L M M M0 L K M J K H0 H F E L M M L0 M K M H K 0 F E PE_IROMP_R EXP_RI PIEN_RXN0 PIEN_RXN PIEN_RXN PIEN_RXN PIEN_RXN PIEN_RXN PIEN_RXN PIEN_RXN PIEN_RXN PIEN_RXN PIEN_RXN0 PIEN_RXN PIEN_RXN PIEN_RXN PIEN_RXN PIEN_RXN PIEN_RXP0 PIEN_RXP PIEN_RXP PIEN_RXP PIEN_RXP PIEN_RXP PIEN_RXP PIEN_RXP PIEN_RXP PIEN_RXP PIEN_RXP0 PIEN_RXP PIEN_RXP PIEN_RXP PIEN_RXP PIEN_RXP PIEN_TXN0 00 PIEN_TXN 00 PIEN_TXN 00 PIEN_TXN 00 PIEN_TXN 00 PIEN_TXN 00 PIEN_TXN 00 PIEN_TXN 00 PIEN_TXN 00 PIEN_TXN 00 PIEN_TXN0 0 PIEN_TXN 0 PIEN_TXN 0 PIEN_TXN 0 PIEN_TXN 0 PIEN_TXN 0 PIEN_TXP0 PIEN_TXP PIEN_TXP PIEN_TXP PIEN_TXP PIEN_TXP PIEN_TXP PIEN_TXP PIEN_TXP PIEN_TXP PIEN_TXP0 PIEN_TXP PIEN_TXP PIEN_TXP PIEN_TXP PIEN_TXP R00 R % % 0.UF/V 0.UF/V 0.UF/V 0.UF/V 0.UF/V 0.UF/V 0.UF/V 0.UF/V 0.UF/V 0.UF/V 0.UF/V 0.UF/V 0.UF/V 0.UF/V 0.UF/V 0.UF/V 0.UF/V 0.UF/V 0.UF/V 0.UF/V 0.UF/V 0.UF/V 0.UF/V 0.UF/V 0.UF/V 0.UF/V 0.UF/V 0.UF/V 0.UF/V 0.UF/V 0.UF/V 0.UF/V.Ohm PIE_RXN0 PIE_RXN PIE_RXN PIE_RXN PIE_RXN PIE_RXN PIE_RXN PIE_RXN PIE_RXN PIE_RXN PIE_RXN0 PIE_RXN PIE_RXN PIE_RXN PIE_RXN PIE_RXN PIE_RXP0 PIE_RXP PIE_RXP PIE_RXP PIE_RXP PIE_RXP PIE_RXP PIE_RXP PIE_RXP PIE_RXP PIE_RXP0 PIE_RXP PIE_RXP PIE_RXP PIE_RXP PIE_RXP PIEN_RXN[:0] 0 PIEN_RXP[:0] 0 PIE_RXN[:0] 0 PIE_RXP[:0] 0 RMPWROK: (U R.) VPWROO_R R.,item +.V R00.KOhm % R0.0KOHM % Main oard 0,0 0 THRO_PU,,,0,,,0,,,,,0 H_THRMTRIP# H_PURT# PM_YN# H_PUPWR H_RM_PWR H_VTTPWR H_PWR_XP UF_PLT_RT# % R00 % R00.Ohm % R00.Ohm % R00 R0 H_OMP H_OMP H_OMP H_OMP0 T00 TP_KTO# H +VTT_PU For E request, to read PEI via E..Ohm % R00 H_TERR# K onnection: R0.>Q00.>U00. THRO_PU R0 +VTT_PU H_PEI_IO H_PEI T R00 don't remove R0 OHM PWRLIMIT# 00 RV0 H_PROHOT_# H_PROHOT_#_R N R00 Q00 N00 T0 H_THRMTRIP#_R PM_YN#_R VPWROO R L00 00 T0 VPWROO_0_R L0 00 T0 VPWROO_R L0 00 T0 L0 00 R0.KOhm % PLT_RT#_R T0 T T T K P L N N K M M L U00 OMP OMP OMP OMP0 KTO# TERR# PEI PROHOT# THERMTRIP# REET_O# PM_YN VPWROO_ VPWROO_0 M_RMPWROK VTTPWROO TPPWROO RTIN# MI THERML PWR MNEMENT LOK R MI JT & PM LK LK# LK_ITP LK_ITP# PE_LK PE_LK# PLL_REF_LK PLL_REF_LK# M_RMRT# M_ROMP[0] M_ROMP[] M_ROMP[] PM_EXT_T#[0] PM_EXT_T#[] LK_PU_LK LK_PU_LK# R0 LK_ITP_LK_R T0 LK_ITP_LK#_R E F L M N N P LK_EXP_P LK_EXP_N LKREF LKREF# M_ROMP0 R0 % M_ROMP R0 % M_ROMP R0 % PM_EXTT# +VTT_PU RN00 RN00 PRY# T PREQ# P TK N TM P TRT# T XP_TI_R TI T XP_TO_R TO R XP_TI_M TI_M R XP_TO_M TO_M P H_R#_R R# N PM#[0] PM#[] PM#[] PM#[] PM#[] PM#[] PM#[] PM#[] J K K J J H K H T0 L0 00 L0 00 L0 00 L0 00 L0 00 L0 00 R0 R00 0KOHM 0KOHM T0 0.Ohm T0 T0 T T T R0 XP_O0 XP_O XP_O XP_O XP_O XP_O XP_O XP_O LK_PU_P_PH LK_PU_N_PH LK_ITP_LK LK_ITP_LK# LK_MI_PH LK_MI#_PH LK_REF LK_REF# 0MHz from PH. M_RMRT#, PM_EXTT#0, XP_PRY# XP_PREQ# XP_TLK XP_TM XP_TRT# XP_REET#, XP_O[:0] H_PURT# XP_TM XP_TI_R XP_PREQ# XP_TLK XP_TRT# LKREF LKREF# +VTT_PU R0 OHM R0 Ohm R0 Ohm R0 Ohm R0 Ohm R0 Ohm R0 R R.0 R0 % OKET UTeK OMPUTER IN. N MI,PE,FI,LK yunfeng_yan NJv Friday, ecember, 00 ate: heet of.0

4 Main oard U00 U00 M Q[:0] M 0 M M M # M R# M WE# M Q0 0 M Q 0 M Q M Q M Q 0 M Q 0 M Q E0 M Q M Q M Q F0 M Q0 E M Q F M Q E M Q M Q E M Q M Q H0 M Q M Q K M Q J M Q0 M Q 0 M Q J M Q J0 M Q L M Q M M Q M M Q L M Q L M Q K M Q0 N M Q P M Q H M Q F M Q K M Q K M Q F M Q M Q J M Q J M Q0 J0 M Q J M Q L0 M Q K M Q K M Q L M Q K M Q L M Q N M QM0 M Q0 R M Q L M Q M M Q N M Q T M Q P M QM M Q N M QM M Q T M Q0 T M Q L M Q R M Q P U E E _Q[0] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[0] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[0] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[0] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[0] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[0] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[0] _Q[] _Q[] _Q[] _[0] _[] _[] _# _R# _WE# R YTEM MEMORY _K[0] _K#[0] _KE[0] _K[] _K#[] _KE[] _#[0] _#[] _OT[0] _OT[] _M[0] _M[] _M[] _M[] _M[] _M[] _M[] _M[] _Q#[0] _Q#[] _Q#[] _Q#[] _Q#[] _Q#[] _Q#[] _Q#[] _Q[0] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[] _M[0] _M[] _M[] _M[] _M[] _M[] _M[] _M[] _M[] _M[] _M[0] _M[] _M[] _M[] _M[] _M[] P Y Y P E E F H M M N0 N M M0 M M M M M M M M M M M M M M F J M Q#0 M Q# M Q# N M Q# H M Q# K M Q# P M Q# T M Q# F H M H K0 N R Y W V V T Y U T U T V M Q0 M Q M Q M Q M Q M Q M Q M Q M 0 M M M M M M M M M M 0 M M M M M M_LK_R0 M_LK_R#0 M_KE0 M_LK_R M_LK_R# M_KE M_#0 M_# M_OT0 M_OT M M[:0] M Q#[:0] M Q[:0] M [:0] M Q[:0] M Q0 M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q0 M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q0 M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q0 M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q0 M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q0 M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q0 M Q M Q M Q M 0 M M M # M R# M WE# E F F F F H J J J J J K L M K K M N F J K J H K K M N K K M M P N T N N N T T N P P T T P R0 T0 W R Y _Q[0] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[0] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[0] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[0] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[0] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[0] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[0] _Q[] _Q[] _Q[] _[0] _[] _[] _# _R# _WE# R YTEM MEMORY _K[0] _K#[0] _KE[0] _K[] _K#[] _KE[] _#[0] _#[] _OT[0] _OT[] _M[0] _M[] _M[] _M[] _M[] _M[] _M[] _M[] _Q#[0] _Q#[] _Q#[] _Q#[] _Q#[] _Q#[] _Q#[] _Q#[] _Q[0] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[] _Q[] _M[0] _M[] _M[] _M[] _M[] _M[] _M[] _M[] _M[] _M[] _M[0] _M[] _M[] _M[] _M[] _M[] W W M V V M E H K H L R T F J L H L R R E H M L P R U V T V R T R R R R P R F P N M M0 M M M M M M M M M M M M M M M Q#0 M Q# M Q# M Q# M Q# M Q# M Q# M Q# M Q0 M Q M Q M Q M Q M Q M Q M Q M 0 M M M M M M M M M M 0 M M M M M M_LK_R M_LK_R# M_KE M_LK_R M_LK_R# M_KE M_# M_# M_OT M_OT M M[:0] M Q#[:0] M Q[:0] M [:0] OKET OKET UTeK OMPUTER IN. N ustom NJv PU()_R yunfeng_yan ate: Friday, ecember, 00 heet of.0

5 U00E P RV L RV L RV L RV J RV RV M RV L 0mil trace RV IMM0_VREF_Q J 0mil trace RV IMM_VREF_Q H RV0 RV RV E RV E0 RV F0 M0 T0 F F[0] M T0 F F[] P F F[] L F F[] L0 T0 F F[] M T0 F F[] N F F[] M T0 F F[] K T00 F F[] K T0 F0 F[] K T0 F F[0] J T0 F F[] N0 T0 F F[] N T0 F F[] J T0 F F[] J T00 F F[] J0 T0 F F[] K0 T0 F F[] H F[] RV RV R00 H_RV_R 0 R00 H_RV_R RV 0 RV U RV T RV0 RV RV T0 T00 RV RV J RV J RV T0 T0 RV RV T0 T0 RV0 RV REERVE RV RV RV RV RV RV RV RV RV0 RV RV RV RV RV RV RV RV RV0 RV RV RV RV RV RV RV RV RV RV0 RV RV RV RV RV RV RV RV RV RV0 RV RV RV RV RV RV RV RV RV RV0 RV RV RV RV RV RV J J H K L R J J P T T R L L P0 P L T T P R T T P R R E F J RV_R H RV_R R R E V V N W W N E P T00 T00 T00 T00 T00 T00 T00 T00 T00 R00 R00 U00H T0 V T V R V R V R V R V R V R0 V R V R V0 R V R V R V R V P0 V P V P V P0 V P V P V0 P V N V N V N V N0 V N V M V M V M V M0 V0 M V M V M V M V M V M V L V L V L V L0 V0 L V L V L V L V L V K V K V K V K0 V K V0 J V J V J0 V J V J V J V J V J V J V H V0 H V H V H V H V H0 V H V H V H V H V H0 V0 H V H V H V H V H V 0 V F V F V F V E V0 V V V V V V V V V V V0 V V V V V V V V V V00 V0 V0 V0 V0 V0 V0 V0 V0 V0 V0 V V V V V V V V V V0 V V V V V V V V V V0 V V V V V V V V V V0 V V V V V V V V V V0 V V V V V V V V V V0 E E E E E0 E E E E E Y Y Y W W W W W W0 W W W W W V0 U U U T T T T T T0 T T T T T R0 P P P N N N N N N0 N N N N N M0 L L L L L L K K K0 U00I K V K V K V K V J V J0 V J V J V H V H V0 H V H V H V H V H V H V H V H V H V H V0 H V V V 0 V V V V F0 V F V F V0 F V F V F V E V E V E V E V E V E V E V00 E V0 E V0 E V0 E V0 V0 0 V0 V0 V0 V0 V0 V V V V V V 0 V V V V0 V V V V V V V V V V0 V V V V NTF V_NTF V_NTF V_NTF V_NTF V_NTF V_NTF V_NTF T T R Main oard T0 T0 T0 T0 OKET OKET OKET F strapping information: F[:0]: PI Express Port ifurcation (larksfield Only) : x PE (efault) 0 : x PE F[]: PIE tatic Numbering Lane Reversal (uburndale Only) : Normal Operation (efault) 0 : Lane Numbers Reversed F[]: Embedded isplayport etection (uburndale Only) : isabled No Physical isplay Port attached to ep 0 : Enabled n external isplay Port device is connected to ep F[]: Fixed for PI Express.0 jitter specifications (larksfield) only for early samples pree : onnect to with.0k Ohm % resistor F0 F F F R0 R0 R0 R0.0KOHM %.0KOHM %.0KOHM %.0KOHM % * Note: uburndale Hardware traps are sampled on asserting edge of VPWROO_0 and VPWROO_ and latched inside the processor. larksfield Hardware traps are sampled after RTIN# deassertion. UTeK OMPUTER IN. N ustom NJv F,RV, yunfeng_yan Friday, ecember, 00 ate: heet of.0

6 dd Jumper to measure power? +VFX_ORE U00 Main oard +VORE U00F V V V V V 0 V V V V V0 F V F V F V F V F V F0 V F V F V F V F V0 V V V V V 0 V V V V V0 V V V V V 0 V V V V V0 V V V V V 0 V V V V V0 Y V Y V Y V Y V Y V Y0 V Y V Y V Y V Y V0 V V V V V V V V V V V0 V V V V V V V V V0 U V U V U V U V U V U0 V U V U V U V U V0 R V R V R V R V R V R0 V R V R V R V R V0 P V P V P V P V P V P0 V P V P V P V P V00 PU ORE UPPLY POWER ENE LINE PU VI.V RIL POWER VTT VTT VTT VTT VTT VTT VTT VTT VTT VTT0 VTT VTT VTT VTT VTT VTT VTT VTT VTT VTT0 VTT VTT VTT VTT VTT VTT VTT VTT VTT VTT0 VTT VTT VTT VTT VTT VTT VTT VTT VTT VTT0 VTT VTT VTT VTT PI# VI[0] VI[] VI[] VI[] VI[] VI[] VI[] PRO_PRLPVR VTT_ELET IENE V_ENE V_ENE VTT_ENE V_ENE_VTT H H H H0 J J H H F F F F E E F0 E0 0 0 Y0 W0 U0 T0 J J J J N K K K L L M M M N J J PM_PRLPVR_R T0 T0 0UF/.V 00 0UF/.V 00 0UF/.V 00 0UF/.V 00 0UF/.V 00 0UF/.V 0 0UF/.V 0 0UF/.V 0 0UF/.V 0 +VTT_PU 0UF/.V 0 0UF/.V 0 0UF/.V 0 UF/.V 0 L UF/.V Intel use u VR_VI0 VR_VI VR_VI VR_VI VR_VI VR_VI VR_VI L00 00 R00 R00 I_MON VENE 0 0 VENE +VTT_PU PM_PI# +VTT_PU PRLPVR H_VTTVI +VORE E0 00UF/.V ER=mOhm/Ir=. + UF/.V 00 UF/.V 0 +VTT_PU R0.,P +VTT_PU UF/.V 0 UF/.V 0 0UF/.V 0 UF/.V 0 UF/.V 0 UF/.V 0 Intel use u Processor ecoupling +VORE UF/.V 0 UF/.V 0 UF/.V 0 0UF/.V 00 ecoupling guide from Intel WW0: T T T T R R R R P P P P N N N N M M M M L L L L K K K K J J J J H H H H J J H K J J J H F E E VORE uf * pcs 0 UF/.V 0uF* pcs( no stuff). 0 UF/.V VX VX VX VX VX VX VX VX VX VX0 VX VX VX VX VX VX VX VX VX VX0 VX VX VX VX VX VX VX VX VX VX0 VX VX VX VX VX VX VTT VTT VTT VTT VTT VTT0 VTT VTT VTT VTT VTT VTT VTT VTT OKET 0 UF/.V FI PE & MI RPHI 0 UF/.V POWER ENE LINE RPHI VIs R.V RIL.V.V VX_ENE VX_ENE FX_VI[0] FX_VI[] FX_VI[] FX_VI[] FX_VI[] FX_VI[] FX_VI[] FX_VR_EN FX_PRLPVR FX_IMON VQ VQ VQ VQ VQ VQ VQ VQ VQ VQ0 VQ VQ VQ VQ VQ VQ VQ VQ VTT VTT0 VTT VTT VTT VTT VTT VTT VTT VTT VPLL VPLL VPLL chematic hecklist R0.: R T VORE uf * pcs 0uF * pcs 0uF* pcs( no stuff). 0 UF/.V 0 UF/.V V_X_ENE V_X_ENE VR_VI[0:] M VR_VI0 P VR_VI N VR_VI R00@: R has.k pulldown. P VR_VI M VR_VI R00.KOhm R0 P VR_VI N VR_VI R0 R0 R FX_VRON_EN T FXVR_PRLPVR_R R00 M VR_PWR_MON R00.KOhm J F E E Y W W U T T P N N L H P0 N0 L0 K0 J J0 J H H0 H L L M 0 UF/.V 0 UF/.V R0 UF/0V 0 UF/0V 0 UF/0V 0 UF/0V 0 UF/0V 0 0 0UF/.V UF/.V 0 VR_PWR_MON KOhm +VTT_PU +VTT_PU Intel use u 0 0UF/.V UF/.V 0 UF/0V 0 UF/0V 0.UF/0V 0.UF/.V 0 UF/.V 0 UF/.V 0 UF/.V 0 +.V +.V R0.,P xbuck tuffing option UF/.V 0 R0 R0 0UF/V E00 PNONI/EEFX0XE ER=mOhm/Ir= + +VTT_PU 0KOhm FX_VR_ON, FX_VR 0 FXVR_PRLPVR Intel.V P. u: /.u: /.u: / 0u:/ UF/.V UF/.V UF/.V OKET / delete 0 (UF,.V) for layout placement. (+.V,VPLL) UF/.V UF/.V UF/.V UF/.V UF/.V UF/.V UF/.V UF/.V UF/.V UF/.V UF/.V UF/.V UF/.V UF/.V UF/.V UTeK OMPUTER IN. N PU()_PWR yunfeng_yan NJv Tuesday, ecember, 00 ate: heet of.0

7 +VTT_PU, H_PUPWR PM_PWRTN#_R H_PWR_XP XP_PREQ# XP_PRY# XP_O0 XP_O XP_O XP_O T0 T0 XP_O XP_O XP_O XP_O XP_O XP_O0 KOhm /ITP R00 PUPWR_XP /ITP R0 PM_PWRTN#_XP /ITP R00 PIE_LK_XP_P PIE_LK_XP_N T00,,,,, M_T_,,,,, M_LK_ XP_TLK J NP_N NP_N to_on_0p XP_O XP_O XP_O XP_O XP_O0 XP_O XP_O XP_O XP_O XP_O XP_O XP_O LK_ITP_LK_XP R00 /ITP LK_ITP_LK#_XP R0 /ITP XP_RT#_R T00 T0 T00 T00 T00 T00 T0 T0 T00 T00 T00 T00 KOhm /ITP R00 XP_TRT# XP_TI XP_TM LK_ITP_LK LK_ITP_LK# H_PURT# +VTT_PU R0 /ITP Ohm XP_REET#, XP_TO /ITP XP_RT#_R R0 UF_PLT_RT#,,0,,,0,,,,,0 PU XP connector UTeK OMPUTER IN. N ustom PU()_XP Yunfeng_yan NJv ate: Friday, ecember, 00 heet of.0

8 UTeK OMPUTER IN. N N_**** H_Lin ustom NJ ate: Wednesday, November, 00 heet of.0

9 Main oard UTeK OMPUTER IN. N N_**** H_Lin ustom NJ ate: Wednesday, November, 00 heet of.0

10 Main oard UTeK OMPUTER IN. N N_**** H_Lin ustom NJ ate: Wednesday, November, 00 heet 0 of.0

11 Main oard UTeK OMPUTER IN. N N_**** H_Lin ustom NJ ate: Wednesday, November, 00 heet of.0

12 Main oard UTeK OMPUTER IN. N N_**** H_Lin ustom NJ ate: Wednesday, November, 00 heet of.0

13 Main oard UTeK OMPUTER IN. N N_**** H_Lin ustom NJ ate: Wednesday, November, 00 heet of.0

14 UTeK OMPUTER IN. N NJ H_Lin ate: Wednesday, November, 00 heet of.0

15 UTeK OMPUTER IN. N NJ H_Lin ate: Wednesday, November, 00 heet of.0

16 M M M M M M M M M M M M M M M M0 M Q M Q# M Q M Q M Q M Q# M Q M Q# M Q# M Q M Q# M Q#0 M Q M Q# M Q0 M Q# M M M M M M M 0 M M M M M 0 M M M M Q M Q M Q M Q0 M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q0 M Q M Q M Q0 M M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q0 M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q0 M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q0 M Q M Q M Q M Q M Q M Q0 M Q M Q M [:0] M Q[:0] M_LK_R0 M_KE0 M_LK_R# M_LK_R M_KE M # M_LK_R#0 M M 0 M M M[:0] M Q#[:0] M Q[:0] M_T_,,,,, M_LK_,,,,, M WE# PM_EXTT#0, M_# M R# M_#0 M_OT0 M_OT M_RMRT#, +V +.V +0.V M_VREF_IMM0 M_VREFQ_IMM0 +0.V +.V +.V ate: heet of ustom Friday, ecember, 00 UTeK OMPUTER IN. N R OIMM_0.0 NJv yunfeng_yan ate: heet of ustom Friday, ecember, 00 UTeK OMPUTER IN. N R OIMM_0.0 NJv yunfeng_yan ate: heet of ustom Friday, ecember, 00 UTeK OMPUTER IN. N R OIMM_0.0 NJv yunfeng_yan REV.mm Mus lave ddress: 0H Layout Note: Place these caps near O IMM 0 Layout Note: Place these caps near O IMM 0 R. R UF/0V.UF/0V 0 0.UF/V 0 0.UF/V 0.UF/V 0.UF/V R0 0KOhm R0 0KOhm.UF/0V.UF/0V 0 0.UF/V 0 0.UF/V 0.UF/V 0.UF/V UF/0V UF/0V 0 0/P 0 /# # K#0 0 K# 0 K0 0 K 0 KE0 KE M0 M M M M M M 0 M Q0 Q Q0 Q Q Q Q Q Q Q Q Q Q Q0 0 Q Q 0 Q Q Q Q Q Q Q Q Q0 Q 0 Q Q Q Q Q 0 Q Q 0 Q Q Q0 Q Q Q Q Q Q Q 0 Q Q Q Q0 Q Q Q Q Q Q Q Q Q Q Q0 0 Q Q Q Q Q Q Q#0 0 Q# Q# Q# Q# Q# Q# Q# Q0 Q Q Q Q Q Q Q J0 R_IMM_0P J0 R_IMM_0P 0UF/.V 0UF/.V UF/0V UF/0V 0.UF/V 0.UF/V 0 0UF/.V 0 0UF/.V R0 0KOhm R0 0KOhm.UF/0V.UF/0V 0 0.UF/V 0 0.UF/V R0 R0 0 0UF/.V 0 0UF/.V 0UF/.V 0UF/.V UF/0V UF/0V 0 0.UF/V 0 0.UF/V 0UF/.V 0UF/.V UF/0V UF/0V EVENT# 0 0 N N NP_N 0 NP_N 0 OT0 OT 0 R# 0 REET# 0 #0 # 0 0 L 0 00 TET V V0 00 V 0 V 0 V V V V V V V V V V V V V V VP VREF VREFQ V V 0 V V V V V0 0 V V V V V V V V V V V0 V V V V V V 0 V V V V V0 V V V V V V V V V V 0 V0 V V V V V V V V V V V0 V VTT 0 VTT 0 WE# J0 R_IMM_0P J0 R_IMM_0P + E0 0UF/V ER=0mOhm/Ir=. + E0 0UF/V ER=0mOhm/Ir=. 0 0UF/.V 0 0UF/.V

17 M M M M M M M M M M M M0 M Q# M Q M Q M Q M Q M Q# M Q# M Q#0 M Q M Q# M Q0 M Q# M M M M M M M 0 M M M M M 0 M M M M Q M Q M Q M Q M Q M Q M Q M Q0 M Q M M Q M Q M Q M Q0 M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q0 M Q M Q M Q M Q M Q M Q M Q M Q M Q0 M Q M Q M Q M Q M Q0 M Q M Q M Q M Q M Q M Q M Q M Q M Q M Q0 M Q M Q M Q M Q M Q M Q M Q M Q M M M M M Q M Q M Q# M Q# M Q M Q M Q M Q M Q0 M Q M Q M Q M WE# M_# M_LK_R M_KE M_LK_R# M_LK_R M_KE M # M R# M_LK_R# M_# M_OT M_OT M_T_,,,,, M_LK_,,,,, M M[:0] M Q#[:0] M Q[:0] M M 0 M M_RMRT#, M [:0] M Q[:0] PM_EXTT#0, +0.V +0.V +.V +.V M_VREF_IMM M_VREFQ_IMM +.V +V +V ate: heet of ustom Friday, ecember, 00 UTeK OMPUTER IN. N R OIMM_.0 NJv yunfeng_yan ate: heet of ustom Friday, ecember, 00 UTeK OMPUTER IN. N R OIMM_.0 NJv yunfeng_yan ate: heet of ustom Friday, ecember, 00 UTeK OMPUTER IN. N R OIMM_.0 NJv yunfeng_yan Mus lave ddress: H Layout Note: Place these caps near O IMM Layout Note: Place these caps near O IMM T.mm R. R. WP 00.UF/0V.UF/0V 0.UF/V 0.UF/V R0 0KOhm R0 0KOhm 0 0.UF/V 0 0.UF/V UF/0V UF/0V 0 0/P 0 /# # K#0 0 K# 0 K0 0 K 0 KE0 KE M0 M M M M M M 0 M Q0 Q Q0 Q Q Q Q Q Q Q Q Q Q Q0 0 Q Q 0 Q Q Q Q Q Q Q Q Q0 Q 0 Q Q Q Q Q 0 Q Q 0 Q Q Q0 Q Q Q Q Q Q Q 0 Q Q Q Q0 Q Q Q Q Q Q Q Q Q Q Q0 0 Q Q Q Q Q Q Q#0 0 Q# Q# Q# Q# Q# Q# Q# Q0 Q Q Q Q Q Q Q J0 R_IMM_0P J0 R_IMM_0P 0 0UF/.V 0 0UF/.V EVENT# 0 0 N N NP_N 0 NP_N 0 OT0 OT 0 R# 0 REET# 0 #0 # 0 0 L 0 00 TET V V0 00 V 0 V 0 V V V V V V V V V V V V V V VP VREF VREFQ V V 0 V V V V V0 0 V V V V V V V V V V V0 V V V V V V 0 V V V V V0 V V V V V V V V V V 0 V0 V V V V V V V V V V V0 V VTT 0 VTT 0 WE# J0 R_IMM_0P J0 R_IMM_0P + E0 0UF/V ER=0mOhm/Ir=. + E0 0UF/V ER=0mOhm/Ir=. UF/0V UF/0V 0 0.UF/V 0 0.UF/V RX0 RX0 R0 0KOhm R0 0KOhm UF/0V UF/0V.UF/0V.UF/0V.UF/0V.UF/0V 0UF/.V 0UF/.V 0 0UF/.V 0 0UF/.V 0UF/.V 0UF/.V 0.UF/V 0.UF/V 0 0.UF/V 0 0.UF/V UF/0V UF/0V 0.UF/V 0.UF/V 0UF/.V 0UF/.V 0 0.UF/V 0 0.UF/V 0UF/.V 0UF/.V

18 alpella larksfield R OIMM VREFQ Platform esign uide hange etails R Vref Intel ocument Number: 00 +.V M_VREF_R efault M R0 KOhm For R_VREF command & address. M_VREF_IMM0 R0 R0 R0 KOhm Near J0<000 mil M_VREF_IMM +.V R0 M_VREFQ_IMM0 M_VREFQ_IMM R0 0.UF/0V R KOhm R0 R0 Near J0<000 mil 0 0.UF/0V R KOhm IMM0_VREF_Q R0 IMM_VREF_Q R0 +.V R 0KOhm r00_h 0 R 0.UF/0V 0KOhm +V U0 V+ + V LMVIVR 0 0.UF/0V c00 M M: Processor enerated OIMM VREFQ New Requirement Option: Mount=R0,R0,R0,R0 Unmount=R0,R0,R0,M block UTeK OMPUTER IN. N _Q VOLTE yunfeng_yan ustom NJv ate: Friday, ecember, 00 heet of.0

19 <Enginner H_Lin Name> UTeK OMPUTER IN. N VI ustom NJv ate: Wednesday, November, 00 heet of.0

20 J00 RT battery +RTT R00 TT_HOLER_P +V_RT +V +V_RT JP00 00 MM_OPEN_MIL KOhm +RT_T T RTRT# +V_RT 00 UF/0V 00 PF/0V R.,item 00 PF/0V X00.Khz XRT L00 00 R00: For Xtal measurement T0 +V_RT R00 R00 T0 R00 0MOhm MOhm 0KOhm T0 X_RT X_RT RTRT# RTRT# M_INTRUER# U00 RTX RTX RTRT# RTRT# INTRUER# INTVRMEN RT LP FWH0/L0 FWH/L FWH/L FWH/L FWH/LFRME# LRQ0# LRQ#/PIO ERIRQ PH_RQ#0 F LP_RQ# T00 T00 LP_0 0, LP_ 0, LP_ 0, LP_ 0, LP_FRME# 0, INT_ERIRQ 0 R00 0KOhm % 00 UF/0V JRT00 L_JUMP _PKR R00 +V KOhm _PKR Z_LK Z_YN _PKR 0 P H_LK H_YN PKR T0RXN T0RXP T0TXN T0TXP K K K K T_RXN0 T_RXP0 T_TXN0 T_TXP0 RTRT# R00 0KOhm % 00 UF/0V JRT00 L_JUMP Z_LK_U RN0 Z_LK OHM Z_YN_U RN0 Z_YN OHM, Z_RT#_U RN0 Z_RT# OHM Z_OUT_U RN0 Z_OUT OHM +VM_PI PI_I R0 KOhm PI_O 0 PF/V INT_ERIRQ T0P TP R0 0KOhm Z_IN0_U R0 0KOhm +V R0 0KOhm Q00 HN00 0 PH_PI_OV R00 0KOhm R0 H_OK_EN# KOhm PI_LK R0 PI_#0 PI_I PI_O T00 T00 T00 T00 T00 T00 T00 Ohm T0 Z_RT# 0 0 Z_IN_M F0 E F Z_OUT H_OK_EN# H H_OK_RT# J0 PH_JT_TK M PH_JT_TM K PH_JT_TI K PH_JT_TO J PH_JT_RT# J _PI0# V _PI# Y Y V H_RT# H_IN0 H_IN H_IN H_IN H_O H_OK_EN#/PIO H_OK_RT#/PIO JT_TK JT_TM JT_TI JT_TO JT_RT# PI_LK PI_0# PI_# PI_MOI PI_MIO IH PI JT T TRXN TRXP TTXN TTXP TRXN TRXP TTXN TTXP TRXN TRXP TTXN TTXP TRXN TRXP TTXN TTXP TRXN TRXP TTXN TTXP TIOMPO TIOMPI TLE# T0P/PIO TP/PIO H H H H F F F F H H F F F F T Y V ET_TXN_N 0 ET_TXN_P 0 T0P TP T_OMP T_RXN T_RXP T_TXN T_TXP T,: E.0: T port,port may not be available in all PH KUs. R0 0.0UF/V 0.0UF/V R00 % 0KOhm +VTT_PH_VIO.Ohm +V ET_RXN ET_RXP ET_TXN ET_TXP T_LE# PI_I 0 PF/V IEXPEKM PI_#0 0 PF/V PI_LK 0 PF/V Z_LK 0 PF/V RF 預留 0 esign uide R. Update: page PIO: This signal should be only asserted low through an external pulldown in manufacturing or debug environments ONLY. Without connecting PIO, customers may not be able to override PI flash contents. R.,item L MoW IbexPeak JT requirements: E Enable:Mount R0,R0,R0,R0,R00,R0,R0. NI R0,R0. (TO) E isable:mount R00,R0,R0. NI: others. MoW0 IbexPeak JT requirements: tuff for preproduction trap information: +VU_OR R.,item L H_PKR: No reboot strap Low: isable. High:Enable H_OK_EN#:.Flash descriptor security: ampled low: override ampled high: in effect..pio low on the rising edge of PWROK, Will also disable Intel ME. R0 0 % R0 0 % R0 0 % R0 0 % R0 0 % +VU_OR R00 0KOhm % PH_JT_TO PH_JT_TM PH_JT_RT# PH_JT_TI R0 0 % R0 0KOhm % PH_JT_TK R0 Ohm PI_MOI: itpm strap. Mount R0: Enable Unmount R0: isable(default) E Mount :R0,R0,R0,R0,R0,R0,R00,R0,R0. UTeK OMPUTER IN. N T,IH,RT,LP yunfeng_yan NJv Friday, ecember, 00 ate: heet of 0.0

21 PIE PIE PIE PIE PIE PIE PIE PIE TV Tuner WLN Neward U.0 LN U00 PIE_RXN_TV 0 PERN PIE_RXP_TV J0 PIE_TXN_ 0.UF/V PIE_TXN_TV PERP F PIE_TXP_ 0.UF/V PIE_TXP_TV PETN H PETP PIE_RXN_WLN W0 PERN PIE_RXP_WLN 0 PIE_TXN_ 0.UF/V PIE_TXN_WLN PERP 0 0 PIE_TXP_ 0.UF/V PIE_TXP_WLN PETN 0 0 PETP PIE_RXN_NEWR U0 PERN PIE_RXP_NEWR T0 PIE_TXN_ 0.UF/V PIE_TXN_NEWR PERP 0 U PIE_TXP_ 0.UF/V PIE_TXP_NEWR PETN 0 V PETP PIE_RXN_U PERN PIE_RXP_U PIE_TXN_ 0.UF/V PIE_TXN_U PERP X0 PIE_TXP_ 0.UF/V X0 PIE_TXP_U PETN E PETP F PERN H PERP PETN J PETP PIE_RXN_LN PERN PIE_RXP_LN W PIE_TXN_ 0.UF/V PIE_TXN_LN PERP PIE_TXP_ 0.UF/V PIE_TXP_LN PETN PETP T PERN U PERP PIE,: U PETN V PETP E.0: port,port may not be available in all PH KUs. PERN J PERP PETN J PETP K LKOUT_PIE0N K LKOUT_PIE0P LK_REQ0# P PIELKRQ0#/PIO LK_PH_R_N LK_PIE_TV#_PH M LK_PIE_TV_PH L0 00 LK_PH_R_P LKOUT_PIEN M L0 00 LKOUT_PIEP LKREQ_TV# U L0 00 PIELKRQ#/PIO LK_PH_R_N LK_PIE_WLN#_PH M LK_PIE_WLN_PH L0 00 LK_PH_R_P LKOUT_PIEN M L0 00 LKOUT_PIEP LKREQ_WLN# N L0 00 PIELKRQ#/PIO0 PIE* Mus From LK UFFER ontroller PE Link MLERT#/PIO MLK MT ML0LERT#/PIO0 ML0LK ML0T MLLERT#/PIO MLLK/PIO MLT/PIO L_LK L_T L_RT# PE LKRQ#/PIO LKOUT_PE N LKOUT_PE P LKOUT_MI_N LKOUT_MI_P LKOUT_P_N/LKOUT_LK_N LKOUT_P_P/LKOUT_LK_P LKIN_MI_N LKIN_MI_P LKIN_LK_N LKIN_LK_P LKIN_OT_N LKIN_OT_P LKIN_T_N/K_N LKIN_T_P/K_P H J M E0 T T T H N N T T W P P F E H H EXT_I# 0 L ML0LERT# ML0_LK ML0_T MLLERT# ML_LK ML_LK ML_T ML_T L_LK L_T L_RT# LKREQ_PE# R LK_PIE_PE#_PH_L L LK_PIE_PE_PH_L L LK_REF#_L L LK_REF_L L LK_MI#_PH LK_MI_PH LK_REF# LK_REF LK_MI# LK_MI LK_PH_LK# LK_PH_LK LK_OT# LK_OT LK_T# LK_T PU_LKREQ_PE# 0 LK_PIE_PE#_PH 0 LK_PIE_PE_PH 0 EXT_I# 0KOhm R0 ML0LERT# 0KOhm R L_.KOhm R _.KOhm R ML0_LK.KOhm R ML0_T.KOhm R ML_LK.KOhm R ML_T.KOhm R MLLERT# 0KOhm R +VU_OR LK_REQ0# LK_REQ# LKREQ_TV# LKREQ_WLN# LKREQ_NEWR# LKREQ_LN# LK_REQ#_U LKREQ_TV# LKREQ_WLN# LKREQ_NEWR# LKREQ_LN# LK_REQ#_U LKREQ_PE# X_IN PH LKREQ etting: Not connected to device. R0 X_OUT XOUT R0: For Xtal measurement R R onnected to device. efault : lock free run. (P 0K). Reserver 0K PU for power saving purpose. R R R R R R.,item L R R R R R R MOhm R X0 Mhz 0KOhm 0KOhm 0KOhm 0KOhm 0KOhm 0KOhm 0KOhm 0KOhm 0KOhm 0KOhm 0KOhm 0KOhm 0KOhm R0 +VU_OR +V 0 +VU_OR 0 PF/0V PF/0V LK_PIE_NEWR#_PH LK_PIE_NEWR_PH, LKREQ_NEWR# LK_PIE_U#_PH LK_PIE_U_PH L0 00 L0 00 L0 00 RX0 RX0 LK_PH_R_N H LK_PH_R_P H LK_PH_R_N M LK_PH_R_P M LKOUT_PIEN LKOUT_PIEP PIELKRQ#/PIO LKOUT_PIEN LKOUT_PIEP REFLKIN LKIN_PILOOPK XTL_IN XTL_OUT P J H H X_IN X_OUT T +VTT_PH_OR LK_IH LK_PI_F +VU LKREQ_U# RX0 LK_REQ#_U M PIELKRQ#/PIO XLK_ROMP F XLK_OMP R 0.Ohm % J0 J LKOUT_PIEN LKOUT_PIEP LKOUTFLEX0/PIO T LK_OUT0 T R.,item R KOhm LK_PIE_LN_N_PH LK_PIE_LN_P_PH LKREQ_LN# L0 L L 00 Note: Place these resisters near to PIe lots T0 LK_REQ# H PIELKRQ#/PIO LK_PH_PE_N K LK_PH_PE_P LKOUT_PE N K LKOUT_PE P P PE LKRQ#/PIO IEXPEKM lock Flex LKOUTFLEX/PIO LKOUTFLEX/PIO LKOUTFLEX/PIO P T N0 LK_OUT LK_OUT LK_OUT R T R R 0PF/0V 0PF/0V Ohm Ohm EI_ELET# LK_U_U0 LK_U_R 0 PU_PWROK R Q0 N00 LKREQ_PE# UTeK OMPUTER IN. N PIE,LK,M,PE yunfeng_yan ustom NJv Friday, ecember, 00 ate: heet of.0

22 pree not support Reversal Feature MI_RXN0 MI_RXN MI_RXN MI_RXN MI_RXP0 MI_RXP MI_RXP MI_RXP MI_TXN0 MI_TXN MI_TXN MI_TXN MI_TXP0 MI_TXP MI_TXP MI_TXP U00 MI0RXN J MIRXN W0 MIRXN J0 MIRXN MI0RXP MIRXP 0 MIRXP 0 MIRXP E MI0TXN F MITXN 0 MITXN E MITXN MI0TXP H MITXP 0 MITXP MITXP FI_RXN0 FI_RXN FI_RXN FI_RXN FI_RXN FI_RXN FI_RXN FI_RXN FI_RXP0 FI_RXP FI_RXP FI_RXP FI_RXP FI_RXP FI_RXP FI_RXP FI_INT H J E F W J FI_TXN0 FI_TXN FI_TXN FI_TXN FI_TXN FI_TXN FI_TXN FI_TXN FI_TXP0 FI_TXP FI_TXP FI_TXP FI_TXP FI_TXP FI_TXP FI_TXP FI_INT PM_LKRUN# R PM_RI# R PM_TLOW# R PIE_WKE# R ME_usPwrnck R0 UXPWROK_R R +V.KOhm +VU_OR 0KOhm.KOhm KOhm 0KOhm 0KOhm +VTT_PH_OR R0 +V % MI_OMP.Ohm H F MI_ZOMP MI_IROMP MI FI FI_FYN0 FI_FYN FI_LYN0 F H J FI_FYN0 FI_FYN FI_LYN0 FI_LYN FI_LYN 0,, XP_REET# LL_YTEM_PWR 0,, VRM_PWR 0 PM_PWROK_PH H_RM_PWR ME_usPwrnck PM_PWRTN#_R 0 PM_PWRTN# PM_RMRT#_PH R KOhm R R R R T R R T0 R T0 R T R 0KOhm Y_REET# MPWROK_R UXPWROK_R 0 PM_RMRT#_R T ME PREENT_PH T M K M P P Y_REET# Y_PWROK PWROK MEPWROK LN_RT# RMPWROK RMRT# U_PWR_K/PIO0 PWRTN# PREENT/PIO ystem Power Management WKE# LKRUN#/PIO U_TT#/PIO ULK/PIO LP_#/PIO LP_# LP_# LP_M# TP J Y P F E H P K N PM_U_TT# U_LK LP_# LP_#_R LP_#_R 00 LP_M#_R T0 T0 T0 00 T0 PM_LP_W# T0 L0 L0 PIE_WKE#,,, PM_LKRUN# 0 PM_U# 0 PM_U# 0 0'MoW0: Optional if ME FW is Ignition FW PM_PWROK_PH PM_RMRT#_PH 0KOhm R ME PREENT_PH R 0KOhm +VU_OR R 0KOhm Power failure solution (0>,>): PM_PWROK,PM_RMRT#: previous platform solution. ME_PWROK,ME PREENT: reserved for test. R R 0KOhm 0 R0 0KOhm 0 R 0KOhm 0 PT 0 0: Prevent E drive hign, U_PWR sink low in >. 0KOhm PM_PWROK 0, PM_RMRT#,,0 ME PREENT 0 T0 T0 PM_TLOW# PM_RI# F TLOW#/PIO RI# PMYNH LP_LN# J0 F ME_PM_LP_LN#_PH T0 PM_YN# 0 T U_PWR 0,, IEXPEKM T UTeK OMPUTER IN. N FI,MI,Y PWR yunfeng_yan ustom NJv Tuesday, ecember, 00 ate: heet of.0

23 U00 L_KEN_PH L_VEN_PH T T L_KLTEN L_V_EN VO_TVLKINN VO_TVLKINP J +V 0KOhm 0KOhm R L_TRL_LK R L_TRL_T L_KLTTL_PH EI_LK_PH EI_T_PH LV_LLKN_PH LV_LLKP_PH LV_L0N_PH LV_LN_PH LV_LN_PH LV_L0P_PH LV_LP_PH LV_LP_PH R0 R0 R0 L_TRL_LK L_TRL_T.KOHM Y Y V P P T T V V Y V 0 Y V L_KLTTL L LK L T L_TRL_LK L_TRL_T LV_I LV_V LV_VREFH LV_VREFL LV_LK# LV_LK LV_T#0 LV_T# LV_T# LV_T# LV_T0 LV_T LV_T LV_T LV igital isplay Interface VO_TLLN VO_TLLP VO_INTN VO_INTP VO_TRLLK VO_TRLT P_UXN P_UXP P_HP P_0N P_0P P_N P_P P_N P_P P_N P_P P_TRLLK P_TRLT TM_TRLLK TM_TRLT LV_ULKN_PH P LV_LK# LV_ULKP_PH P T0 LV_LK P_UXN E T0 P_UXP LV_U0N_PH Y LV_T#0 P_HP V0 TM_HP LV_UN_PH T LV_T# LV_UN_PH U 0.UF/V 0 LV_T# P_0N E0 TM_TXN_PH T 0.UF/V 0 LV_T# P_0P 0 TM_TXP_PH 0.UF/V 0 P_N F TM_TXN_PH LV_U0P_PH Y 0.UF/V 0 LV_T0 P_P H TM_TXP_PH 0.UF/V LV_UP_PH T 0 LV_T P_N TM_TXN0_PH 0.UF/V LV_UP_PH U0 0 LV_T P_P TM_TXP0_PH T 0.UF/V 0 LV_T P_N TM_LKN_PH 0.UF/V 0 P_P TM_LKP_PH J F H T T J U J 0 0 W Y RT PH RT PH RT_R_PH RT_LUE RT_REEN RT_RE P_TRLLK P_TRLT U0 U R % % % R R _LK_PH _T_PH RT_HYN_PH RT_VYN_PH R 0.% R R0., R0.: K+/0.% Intel checklist recommand:.0k P resistor to 0.% KOHM V V Y Y RT LK RT T RT_HYN RT_VYN _IREF RT_IRTN IEXPEKM RT P_UXN P_UXP P_HP P_0N P_0P P_N P_P P_N P_P P_N P_P T J0 0 J F H E UTeK OMPUTER IN. N P,LV,RT ustom NJv yunfeng_yan ate: Friday, ecember, 00 heet of.0

24 NT0#,NT#: oot IO trap. oot IO trap PI_NT# PI_NT0# oot IO Location 0 0 LP 0 PI 0 Reserved PI (PH) ampled on rising edge of PWROK. PI_NT0# PI_NT# PI_NT# +V NT#: swap override trap/ Toplock swap override jumper Low=Enabled swap override/ Toplock swap override High=efault R R0 0KOhm R KOhm KOhm LK_PI_F LK_PI LK_KPI_PH PU_ELET# PU_PWM_ELET#_PIO 0 0 PI_RT# /EMI /EMI /EMI 0PF/0V 0PF/0V R T0 PI_INT# PI_INT# PI_INT# PI_INT# PI_REQ0# PI_REQ# PI_REQ# PI_NT0# PI_NT# PI_NT# PI_INTE# PI_INTF# PI_INT# PI_INTH# PI_ERR# PI_PERR# PI_IRY# PI_PR PI_EVEL# PI_FRME# H0 N J 0 E H E0 0 M M F M0 M J K F0 K M J K L F J0 F M H J0 H H F M F K F H K K E E0 H F U00E /E0# /E# /E# /E# PIRQ# PIRQ# PIRQ# PIRQ# REQ0# REQ#/PIO0 REQ#/PIO REQ#/PIO NT0# NT#/PIO NT#/PIO NT#/PIO PIRQE#/PIO PIRQF#/PIO PIRQ#/PIO PIRQH#/PIO PIRT# ERR# PERR# IRY# PR EVEL# FRME# NV_E#0 NV_E# NV_E# NV_E# NV_Q0 NV_Q NV_Q0/NV_IO0 NV_Q/NV_IO NV_Q/NV_IO NV_Q/NV_IO NV_Q/NV_IO NV_Q/NV_IO NV_Q/NV_IO NV_Q/NV_IO NV_Q/NV_IO NV_Q/NV_IO NV_Q0/NV_IO0 NV_Q/NV_IO NV_Q/NV_IO NV_Q/NV_IO NV_Q/NV_IO NV_Q/NV_IO NV_LE NV_LE NV_ROMP NV_R# NV_WR#0_RE# NV_WR#_RE# NV_WE#_K0 NV_WE#_K UP0N UP0P UPN UPP UPN UPP UPN UPP UPN UPP UPN UPP UPN UPP UPN UPP UPN UPP UPN UPP UP0N UP0P UPN UPP UPN UPP UPN UPP Y P V P P T T V E J J Y U V Y Y V F H J N0 P0 J0 L0 F M N H J E F H L M NV_LE NV_LE 0 0 NJv U port (IO/) U port(io/) U port ard Reader(.0) TV turner Newcard annot use annot use WiFi/WiMax amera T (.) NV_LE NV_LE U_PN0 U_PP0 U_PN U_PP U_PN U_PP U_PN U_PP U_PN U_PP U_PN U_PP U_PN U_PP U_PN 0 U_PP 0 U_PN U_PP R0 R0 Recommand settings LM(.0) or UW(./.0) U port (th) or ocking FP (.) KOhm KOhm +V_NVRM_VQ 0, Follow esign Ip swap U port and Port +V PI_INT# RP0 0KOhm 0 PI_INT# RP0 0KOhm 0 PI_TOP# RP0 0KOhm 0 PI_INTE# RP0 0KOhm 0 PI_INT# RP0E 0KOhm 0 PI_IRY# RP0F 0KOhm 0 PI_ERR# RP0 0KOhm 0 PI_INT# RP0H 0KOhm 0 PI_PERR# RP0 0KOhm 0 PI_LOK# RP0 0KOhm 0 PI_EVEL# RP0 0KOhm 0 PI_INTH# RP0 0KOhm 0 RP0E 0KOhm 0 PI_REQ# RP0F 0KOhm 0 PI_FRME# RP0 0KOhm 0 PI_TRY# RP0H 0KOhm 0 PI_REQ0# RP0 0KOhm 0 PI_INT# RP0 0KOhm 0 PI_INTF# RP0 0KOhm 0 PI_REQ# RP0 0KOhm 0 RP0E 0KOhm 0 RP0F 0KOhm 0 RP0 0KOhm 0 RP0H 0KOhm 0 R.,item L +V PU_ELET#: 0=dPU, =ipu 0 LK_PI_F LK_KPI_PH LK_EU LK_PI PI_LOK# PI_TOP# PI_TRY# PLOK# TOP# TRY# URI# URI URI_PN R.Ohm T0 PI_PME# M PME# PLT_RT# O0#/PIO N 0KOHM RN0 PLTRT# O#/PIO0 J 0KOHM RN0 LK_PI0_R O#/PIO F 0KOHM RN0 T N Ohm R LK_PI_F_R LKOUT_PI0 O#/PIO L 0KOHM RN0 P 0KOHM RN0 LK_KPI_PH_R LKOUT_PI O#/PIO E Ohm R0 P LK_EU_R LKOUT_PI O#/PIO 0KOHM RN0 Ohm R0 P LK_PI_R LKOUT_PI O#/PIO0 F 0KOHM RN0 Ohm R0 P LKOUT_PI O#/PIO T 0KOHM RN0 Place within 00 mils of IH +VU_OR PLT_RT# UF_PLT_RT#,,0,,,0,,,,,0 R 0KOhm R0 KOhm 0 0PF/0V PI NVRM U U0 V Y NZ0PX_NL R IEXPEKM 0.UF/V UTeK OMPUTER IN. N PI,NVRM,U yunfeng_yan ustom NJv Tuesday, ecember, 00 ate: heet of.0

25 U00F +V +V R 0KOhm R 0KOhm 0 U_MI# EXT_MI# T_LE PU_HP_INTR#_R T0 T0 PIO0 PIO PU_HP_INTR#_R U_MI# T Y J F0 K T MUY#/PIO0 TH/PIO TH/PIO TH/PIO PIO LN_PHY_PWR_TRL/PIO PIO MI LKOUT_PIEN LKOUT_PIEP LKOUT_PIEN LKOUT_PIEP 0TE H H F F U 0TE 0 EXT_MI# LK_REQ# LK_REQ# PH_TEMP_LERT# R PU_HP_INTR#_R R PIO0 PIO PIO PIO U_MI# R 0KOhm PU_PRNT# PU_PWROK T_LK_REQ#, V_ORE_PWR U0_EL R R R0 +V R 0KOhm P_I0 P_I R 0KOhm R 0KOhm R 0KOhm R 0KOhm R 0KOhm R0 0KOhm R 00KOhm R 0KOhm R R0 0KOhm 0KOhm 0KOhm 0KOhm 0KOhm R KOhm PIO :Enable VVRM,Low=disable. efault internal pull up. +VU_OR +V PU_PWROK R0 % 0KOhm 0KOhm +VU_OR,0 PU_HOL_RT# PU_PWROK WLN_LE U0_EL WLN_ON# PU_PWR_EN#_PIO 0 PH_TEMP_LERT# T_ON T T T T T T T T T T0 T T T T T T T T T0 T T T T T T T T T T0 T T TP/PIO PU_PWROK F TH0/PIO Y LOK/PIO H0 MEM_LE/PIO VRM_EN PIO V PIO PIO M TP_PI#/PIO T_LK_REQ# V TLKREQ#/PIO TP/PIO PU_PRNT# TP/PIO P_I0 V LO/PIO P_I P TOUT0/PIO LK_REQ# H PIELKRQ#/PIO LK_REQ# F PIELKRQ#/PIO PIO TOUT/PIO TP/PIO F PIO T T T0 T T T TP_V_NTF TP_V_NTF V_NTF_ TP_V_NTF V_NTF_ TP_V_NTF V_NTF_ 0 TP_V_NTF V_NTF_ TP_V_NTF V_NTF_ TP_V_NTF V_NTF_ TP_V_NTF V_NTF_ TP_V_NTF V_NTF_ TP_V_NTF0 V_NTF_ TP_V_NTF V_NTF_0 E TP_V_NTF V_NTF_ E TP_V_NTF V_NTF_ F TP_V_NTF V_NTF_ F TP_V_NTF V_NTF_ H TP_V_NTF V_NTF_ H TP_V_NTF V_NTF_ H TP_V_NTF V_NTF_ H TP_V_NTF V_NTF_ J TP_V_NTF0 V_NTF_ J TP_V_NTF V_NTF_0 J TP_V_NTF V_NTF_ J TP_V_NTF V_NTF_ J TP_V_NTF V_NTF_ J0 TP_V_NTF V_NTF_ J TP_V_NTF V_NTF_ J TP_V_NTF V_NTF_ TP_V_NTF V_NTF_ TP_V_NTF V_NTF_ TP_V_NTF0 V_NTF_ E TP_V_NTF V_NTF_0 E V_NTF_ IEXPEKM PIO NTF RV PU LKOUT_LK0_N/LKOUT_PIEN LKOUT_LK0_P/LKOUT_PIEP PEI RIN# PROPWR THRMTRIP# TP TP TP TP TP TP TP TP TP TP0 TP TP TP TP TP TP TP TP TP N_ N_ N_ N_ N_ INIT_V# TP M M 0 T E0 0 W Y Y V V F M N J K K M N M0 N0 H T P 0 R PM_THRMTRIP# R0 TP_PH TP0_PH TP_PH TP_PH TP_PH TP_PH TP_PH TP_PH TP_PH TP_PH_N T TP_PH_N T TP_PH_N T TP_PH_N T TP_PH_N T INT_V# T T T T T T T T T T T T0 T T T T T T0 T T TP_PH_T T LK_PU_N_PH LK_PU_P_PH H_PEI RIN# 0 H_PUPWR, OHM R OHM H_THRMTRIP# +VTT_PU UTeK OMPUTER IN. N PU,PIO,MI ustom NJv yunfeng_yan ate: Friday, ecember, 00 heet of.0

26 PM_RMRT#,,0 +VTT_PH_VPLL_EXP +VTT_PH_VPLL_FI +VTT_PH_VPLL_EXP +VTT_PH_V +VTT_PH_VPLL_FI +VTT_PH_VIO +VTT_PH_VIO +VTT_PH_VIO +VTT_PH_OR +VTT_PH_OR +VFI_VRM +.V +VTT_PH_.V_.V +.V +VTT_PH_OR +V_V_IO +V +VTT_PU +V +VM_VPEP +VM +VTT_PU_V_MI +VTT_PH_OR +V_NVRM_VQ +.V +.V_VMI_VRM +V +V +VTT_PH +VTT_PH_V +VTT_PH_OR +VTT_PH_OR +VTT_PH_VIO +V +VFI_VRM +.V_VMI_VRM +.V_VT_LV +V_V_LV +.V +.V +V +V_NVRM_VQ +VU +VU ate: heet of Friday, ecember, 00 UTeK OMPUTER IN. N.0 NJv yunfeng_yan POWER, ate: heet of Friday, ecember, 00 UTeK OMPUTER IN. N.0 NJv yunfeng_yan POWER, ate: heet of Friday, ecember, 00 UTeK OMPUTER IN. N.0 NJv yunfeng_yan POWER,. 0 max m 0 idle 00m 0 max m 0 max m 0 max m 0 max m 0 max m 0 max m 0 max +VTT_PH_VPLL_EXP.. 0 max +VTT_PH_V_EXP.0 0 max U Item R.,item Resered for IT 0 0UF/.V 0 0UF/.V 0UF/.V 0UF/.V R0 R0 R R 0.UF/V 0.UF/V R0 R0 UF/.V UF/.V 0 UF/.V 0 UF/.V JP0 MM_OPEN_MIL JP0 MM_OPEN_MIL 0.UF/V 0.UF/V L0 KOhm/00Mhz L0 KOhm/00Mhz R R L0 KOhm/00Mhz L0 KOhm/00Mhz R0 R0 0 0UF/.V 0 0UF/.V VORE[] VORE[] VORE[] VORE[] VORE[] VORE[] F VORE[] F VORE[] F0 VORE[] F VORE[0] H VORE[] H VORE[] H0 VORE[] H VORE[] J0 VORE[] J VPNN[] K VPNN[] K0 VIO[] N VIO[] N VIO[] N VIO[0] N VIO[] N0 VIO[] N VIO[] T VIO[] T VIO[] U VIO[] U VIO[] V VIO[] V VIO[] W VIO[0] W VIO[] VIO[] VIO[] VIO[] VIO[] VIO[] VIO[] VIO[] VIO[] E VIO[0] E VIO[] VIO[] VIO[] H VIO[] J VIO[] J V[] E0 V[] E VTX_LV[] P VTX_LV[] P VLV H VVRM[] T VVRM[] T VPLLEXP J VFIPLL J VPNN[] K VPNN[] K VPNN[] M VPNN[] M VIO[] K VTX_LV[] T VTX_LV[] T V_[] F V_LV H V_[] F VIO[] M V_[] V_[] V_[] V_[] N VME_[] M VME_[] M VME_[] P VME_[] P VPNN[] K VPNN[] M VPNN[] M VMI[] T VMI[] U VIO[] N0 VIO[] N POWER V ORE MI PI E* RT LV FI NN / PI HVMO U00 IEXPEKM POWER V ORE MI PI E* RT LV FI NN / PI HVMO U00 IEXPEKM 0.UF/V 0.UF/V R R R R R R R R 0 UF/.V 0 UF/.V R /IT0 R /IT0 R0 R0 0 UF/.V 0 UF/.V R 0KOhm R 0KOhm L0 KOhm/00Mhz L0 KOhm/00Mhz JP0 MM_OPEN_MIL JP0 MM_OPEN_MIL JP0 MM_OPEN_MIL JP0 MM_OPEN_MIL Q0 N00 Q0 N00 0 0UF/.V 0 0UF/.V 0 0.0UF/V 0 0.0UF/V R R R R 0.UF/V 0.UF/V UF/.V UF/.V R R 0.UF/V 0.UF/V R0 R0 R R L0 KOhm/00Mhz L0 KOhm/00Mhz R R 0 T 0 T 0 UF/.V 0 UF/.V 0 0UF/.V 0 0UF/.V 0 0UF/.V 0 0UF/.V L0 KOhm/00Mhz L0 KOhm/00Mhz R R 0 UF/.V 0 UF/.V Q N00 Q N00 0.0UF/V 0.0UF/V V[] V[] 0 V[] V[] V[] V[] V[] 0 V[] V[0] V[] V[] V[] V[] 0 V[] V[] V[] V[] V[] V[0] V[] V[] V[] V[] V[] V[] V[] V[] 0 V[] V[0] V[] V[] V[] V[] V[] V[] E V[] E V[] F V[] F V[] P V[] F V[] F V[] F V[] F V[0] F V[] V[] V[] H V[] H V[] H V[] H V[] H V[] H V[0] H V[] H V[] J V[] J V[] J0 V[] J V[] J V[] J V[] J V[] J V[0] J V[] T V[] J V[] K V[] K V[] K V[] K V[] K V[0] K0 V[] K V[] K V[] K V[] K V[] K V[] K V[] K V[] K V[] K V[0] K V[] L V[] L V[] M V[] M0 V[] M V[] M V[] M V[00] M V[0] M0 V[0] M V[0] M V[0] M V[0] M V[0] M V[0] M V[0] M V[0] U0 V[] M V[] V V[] M V[] M V[] 0 V[] N V[] N0 V[] N V[0] P V[] P V[] P V[] P V[] P V[] P V[] R V[] R V[] T V[] T V[] T V[] T V[] T V[] T V[] V V[] V V[] V0 V[] V V[0] V0 V[] V V[] V V[] V V[] V V[] V V[] V V[] V V[] W V[] W V[0] W V[] F V[] W V[] W V[] W0 V[] W V[] Y V[] Y V[] Y V[0] Y V[] U V[] N V[] 0 V[0] V[] V V[] U V[] M V[] M V[] N V[] H V[] V[0] H V[0] V[] V[] U00H IEXPEKM U00H IEXPEKM R0 R0 0.0UF/V 0.0UF/V

27 TP_PH_VW +V.0_INT_VU +VT PRT +.0VM_OR_R +.0VM_OR_R +.0VM_OR_R +.0VM_OR_R +VTT_PH_V PL +VTT_PH_V PL +VTT_PH_V PL +V_VPU +.0VM_OR +VTT_PH_V_LK +.0VM_VUX +VTT_PU_VPPU +V_RT +VTT_PH_VIO +V_V_ +.0VM_OR +VTT_PU +VTT_PH_.V_.V +VU_OR +VTT_PH_V PL +VTT_PH_V PL +VTT_PH_VPLL +V_PH_VREF +VU_VPU +VTT_PH_VIO +VTT_PH_VIO +VTT_PH_OR +V +VU_OR +.0VM_OR +VU_OR +V_V_ +VU_OR +VTT_PH_VIO +V_V_ +V +VPLLVRM +VU_PH_VREFU +VTT_PH_OR +VTT_PH_V PL +VTT_PH_V PL +VTT_PH_OR +VTT_PH_.V_.V +VPLLVRM +VTT_PH +.0VM_OR +V +V_V_ +VU_H +VU_OR +VU +VU_OR +VU +VU_OR +VM ate: heet of Wednesday, November, 00 UTeK OMPUTER IN. N.0 NJv yunfeng_yan POWER, ate: heet of Wednesday, November, 00 UTeK OMPUTER IN. N.0 NJv yunfeng_yan POWER, ate: heet of Wednesday, November, 00 UTeK OMPUTER IN. N.0 NJv yunfeng_yan POWER, m 0 max m 0 max 0 max m 0 max m 0 max +.VM_VEPW >m 0 max m 0 max +VTT_PH_V.+m 0 max m 0 max +VTT_PH_VUORE m 0 max +VTT_PH_V_T +V_VPPI +V_VPORE 0mil trace R.,item L R.,item L R.,item L R.,item L R.,item L + E0 0UF/V ER=0mOhm/Ir=. + E0 0UF/V ER=0mOhm/Ir=. 0.UF/V 0.UF/V.UF/.V.UF/.V R R UF/.V UF/.V R R 0.UF/V 0.UF/V 0UF/.V 0UF/.V L0 KOhm/00Mhz L0 KOhm/00Mhz UF/.V UF/.V R R R R 0 T 0 T UF/.V UF/.V JP0 MM_OPEN_MIL JP0 MM_OPEN_MIL 0.UF/V 0.UF/V R R 0.UF/V 0.UF/V 0.UF/V 0.UF/V R R R 0 R 0 0.UF/V 0.UF/V 0.UF/V 0.UF/V R R R0 R0 0 UF/.V 0 UF/.V L0 KOhm/00Mhz L0 KOhm/00Mhz 0.UF/V 0.UF/V 0.UF/V 0.UF/V R R UF/.V UF/.V 0.UF/V 0.UF/V 0.UF/V 0.UF/V 0.UF/V 0.UF/V 0 UF/.V 0 UF/.V UF/.V UF/.V L0 KOhm/00Mhz L0 KOhm/00Mhz 0.UF/V 0.UF/V UF/.V UF/.V 0 UF/.V 0 UF/.V L0 KOhm/00Mhz L0 KOhm/00Mhz 0 0.UF/V 0 0.UF/V R R 0 0.UF/V 0 0.UF/V UF/.V UF/.V 0.UF/V 0.UF/V 0.UF/V 0.UF/V JP0 MM_OPEN_MIL JP0 MM_OPEN_MIL UF/.V UF/.V 0UF/.V 0UF/.V UF/.V UF/.V 0 T 0 T JP0 MM_OPEN_MIL JP0 MM_OPEN_MIL UF/.V UF/.V R R 0UF/.V 0UF/.V R R UF/.V UF/.V 0.UF/V 0.UF/V R 0 R 0 JP0 MM_OPEN_MIL JP0 MM_OPEN_MIL UF/.V UF/.V V[] Y V[0] V[] V[] V[] V[] V[] V[] V[] V[] V[] V[0] V[] V[] V[] 0 V[] V[] 0 V[] V[] V[] V[] V[0] V[] 0 V[] V[] V[] V[] V[] V[] V[] 0 V[] V[0] V[] H V[] V[] V[] V[] E V[] E V[] E0 V[] E V[] E0 V[00] E V[0] E V[0] E V[0] E V[0] E V[0] E0 V[0] E V[0] E V[0] F V[0] F V[0] F V[] V[] V[] V[] 0 V[] H V[] H V[] H V[] H V[] H V[0] H V[] H V[] H V[] H V[] H V[] V[] 0 V[] V[] E V[] E V[0] E0 V[] E V[] E0 V[] E V[] E V[] E V[] E V[] E V[] K V[] K V[] L V[] L V[] L V[] L V[0] L V[] L V[] L0 V[] L V[] M V[] M V[] M0 V[] N V[] M V[] M V[0] M V[] M V[] M V[] M V[] M V[] N V[] P V[] P V[] P0 V[0] P V[] P V[] P V[] P V[] P V[] R V[] R V[] T V[] T V[] T V[00] T V[0] T V[0] T V[0] U0 V[0] U V[0] U V[0] U V[0] P V[0] V V[0] P V[0] V V[] V0 V[] V V[] V0 V[] V V[] V V[] V V[] E V[] E V[0] F V[] F V[] 0 V[] V[] V[] V[] V[] V[] V[] 0 V[0] V[] V[] V V[] V V[] V V[0] V V[] V V[] V V[] V V[] V V[] V V[] V V[] W V[] W V[] Y V[0] Y V[] Y V[] Y V[] Y V[] Y V[] Y0 V[] Y V[] Y V[] Y V[] Y V[0] Y V[] Y V[] Y V[] Y V[] P V[] P V[] V[] F V[] H V[] H0 V[] H0 V[] H V[] H V[] H V[] T V[] V[] T V[] V[0] Y V[] T V[] M V[] T V[] M V[] K V[] K V[] V V[] K V[] K V[] H V[0] H V[] J U00I IEXPEKM U00I IEXPEKM JP0 MM_OPEN_MIL JP0 MM_OPEN_MIL + E0 0UF/V ER=0mOhm/Ir=. + E0 0UF/V ER=0mOhm/Ir=. PUYP Y0 VME[] VME[] VME[] VME[] F VME[] F VUH L0 VU_[] U VIO[] V VIO[] VIO[] F0 VIO[] F VME[] V VME[] V VME[] V VME[0] Y VME[] Y VME[] Y VREF K V_[] J V_[] L V_[0] M V_[] N V_[] P V_[] U VRT VU_[] VU_[] VU_[] VU_[] VU_[] VU_[] E VU_[] E VU_[0] F VU_[] F VU_[] VU_[] VU_[] H VU_[] H VU_[] J VU_[] J VU_[] L VU_[] L VU_[0] M VU_[] M VU_[] N VU_[] N VU_[] P VU_[] P VU_[] U VU_[] U VU_[] U VU_[] V VIO[] 0 VIO[0] VIO[0] H VPLL[] VPLL[] VIO[] J VREF_U F VIO[] H0 VIO[] VIO[] 0 VIO[] VIO[] F V_[] VIO[] H VVRM[] T0 PU Y VIO[] F VIO[] H VLN[] F VLN[] F VPLL[] VPLL[] VVRM[] U VLK[] P VLK[] P PRT V VIO[] F VME[] F VIO[] H VIO[] H PT V VTPLL[] K VTPLL[] K VME[] VME[] Y VME[] Y VME[] V_[] V V_[] V V_[] Y VU_[] P VU_[0] U VU_[] U0 VU_[] U VIO[] V VIO[] V VIO[] Y VIO[] Y V_PU_IO[] T V_PU_IO[] U POWER T U lock and Miscellaneous H PU PI/PIO/LP RT PI/PIO/LP U00J IEXPEKM POWER T U lock and Miscellaneous H PU PI/PIO/LP RT PI/PIO/LP U00J IEXPEKM

28 +V_E +VU +VM R R R 0 0 E_E#_PH E_O_PH 0 T R PJP0 PJP0 +VM_PI PI FLH TOOL ON Put near U0 L_JUMP L_JUMP Ohm R R PH PI ROM +VM_PI PI_#_ON PI_O_ON 00000K J0 R U0 HEER_XP_K +VM_PI.KOhm PI_LK_ON PI_I_ON R.KOhm 0 0.UF/V R R L_JUMP PJP0 L_JUMP PJP0 E_K_PH 0 E_I_PH 0 L_ PH _ 0 E M_LK MU Link device: [MJ] P, LKEN,EU,WLN, PU XP,PH XP,VI ONTROLLER [0J] FM00,ME LE, Q0 UMKN R +V Q0 UMKN R +V +VU.KOhm R0 M_LK_,,,,, M_T_,,,,, ML_LK 0 0 PI_#0 PI_O Ohm R R PIO0 +VM_PI_WP0# E# V O HOL# WP# K V I +VM_PI_00 PILK0 PII0 Ohm R0 Ohm R PI_LK 0 PI_I 0 PH R R0 R R0 TVF0 (Mb) +V R 0 0.UF/V +V_U0 R /IT0 R /IT0 R R R R 0 M_T Q0 UMKN Q0 UMKN +V.KOhm R0 Q0 UMKN R /IT0 R /IT0 +V.KOhm R0.KOhm R0 ML_T M_LK_ 0, V Thermal,,0 PM_RMRT# 0 E_K_PH 0 E_E#_PH R PI_LK_ PI_LK_ON PI_#0_ PI_#_ON U0 IN V EN# 0 PI_I_ PI_I_ON E_O_PH PI_O_ PI_O_ON E_I_PH 0 E_O_PH 0 Q0 UMKN M_T_ 0, TV0QR UTeK OMPUTER IN. N PI ROM,OTH yunfeng_yan ustom NJv Friday, ecember, 00 ate: heet of.0

29 +V_. +V_. +V_IO RN0 0KOHM LK_PWR T0 T0 LK_PH_LK LK_PH_LK# +V_. LK FL 0 00 R0 0KOhm R0 0KOhm +V_. LK_PWR# 0 PF/0V R.,item 0 PF/0V LK_IH,,,,, M_T_,,,,, M_LK_ Q0 N00 XLK R0.Mhz X0 R0 Ohm +V_. X_LK X_LK FL 0 VPU_. PUT0_LPR VOTMHz_. OTMHz OTT_LPR OT_LPR V_MHz MHz_non MHz_ MHz PU_TOP# VR_IO R_LPR RT_LPR R T_LPR TT_LPR 0 T +V_IO TP_PU# LK_MI# LK_MI LK_T# LK_T +V_. PU0_LPR PU LKPWR/P#_. REF X X VREF_. REF_L/FL_.** T_. LK_. PUT_LPR 0 PU_LPR VPU_IO VR_. U0 ILRKLFT RN0 0KOHM LK_ LK_FIX RN0 OHM 0PF/0V 0 RN0 OHM 0PF/0V 0 LK_OT# TIM_ TIM_NO LK_OT R.,item Layout note: R +V L0 +V_VPIEX +V_. PF/0V PF/0V RX0 FL /00Mhz UF/0V 0.UF/V 0.UF/V 0.UF/V 0.UF/V 0.UF/V R R,R:as close as possible to the net FL of RX0. +VTT_PU L0 /00Mhz +V_IO 0UF/0V 0.UF/V 0.UF/V Layout note: V_.: pin >0.uF to each pin V_IO : pin >0.uF to each pin UTeK OMPUTER IN. N LK_ILR yunfeng_yan ustom NJv Friday, ecember, 00 ate: heet of.0

30 pin +V_E For IT Power R0 +V R.,item L +V_E +VPLL pin R0 +V +V +V_E IT0 / IT is N on pin JP00 U00 0, LP_0 RNX00 0 P0 MM_OPEN_MIL OHM L0 PWR_LE# 0, LP_ RNX00 OHM L P H_LE# 0, LP_ RNX00 OHM L PWM/P H_FULL_LE# 0, LP_ RNX00 OHM L PWM/P PWR_LE_PWM_ LK_KPI_PH LPLK PWM/P 0 L_L_PWM 0, LP_FRME# LFRME# PWM/P FN_PWM 0,,,0,,,,,0 UF_PLT_RT# LPRT#/WUI/P PWM/K/P K_LE_PWM 0 INT_ERIRQ ERIRQ PWM/P PWR_LE_PWM EXT_MI# EMI#/P EXT_I# EI#/P RX/IN0/P0 0 TEL_0 0TE 0/P TX/OUT0/P 0 TEL_ RIN# E_RT# KRT#/P P R0 ME PREENT For PU / P R.,item E_RT# WRT# RIN#/PWRFIL#/KKOUT /LPRT#/P PM_RMRT#,, ME_usPwrnck_E 0 +V_E E_K K_E E#/P0 P0 R0 Ohm 0 T0 FK 0 R0 T_IN_O# _IN_O#, 00KOhm E_O R0#/P TMRI0/WUI/P 0 0 R0 T_IN_O# E_I I_E FMIO 00KOhm R0 Ohm 0 T_IN_O# 0 E_E# E#_E FMOI TMRI/WUI/P R00 Ohm 0 RFON_W# M0_LK T0 FE# PWUREQ#/O/P RN00.KOHM 00 RN00 M0_T E0#/P.KOHM RI#/WUI0/P0 PWRLIMIT#,0 +VU KI0 KI0/T# RI#/WUI/P PM_U# KI KI/F# INT/T0#/P L_KOFF# M_LK KI 0 KI/INIT# TH0/P RN00 FN0_TH 0.KOHM M_T KI RN00 KI/LIN# TH//P HMI_HP_E.KOHM KI KI VU_ON KI T0 KI L0HLT/O/WUI/PE0 R0 KI KI E/WUI/PE VOLUME_UP# KI KI E#/WUI/PE VOLUME_OWN# ELK_E PM_U# RN00 00KOhm ELK/WUI/PE T0 T0 PM_U# RN00 KO0 PWR_W# 00KOhm KO0/P0 PWRW/PE T_IN_O# RN00 KO 00KOhm KO/P WUI/PE PU_VRON KO KO/P LPP#/WUI/PE RN00 LI_W#, 00KOhm KO KO/P L0LLT/WUI/PE 0 PLY/PUE# KO 0 KO/P KO KO/P KO KO/P UY/P/I 0 PM_U# KO KO/P KO KO/K# VU_ON KO KO/UY R.,item L R0 00KOhm KO0 KO0/PE KO KO/ERR# R.,item L KO KO/LT LKRUN#/WUI/PH0/I0 PM_LKRUN# KO KO WUI/PH/I KO KO WUI/PH/I H_EN KO KO WUI/PH/I U_E#,,, PM_PWRTN# KO/MOI/P PH/I U_E#,,,,,,, OP_# KO/MIO/P PH/I NUM_LE# P_LE# E_XIN PH/I E_XOUT KK NV_OVERT# R0 KKE PI0 V_LERT#, PI U_PWR,, T0 /PF0 PI LL_YTEM_PWR, R0, VU_ON /PF PI VRM_PWR,, MRTHON# PLK/TR0#/PF /WUI/PI 0 R00 PH_TEMP_LERT# R0 MUTE# PT/RT0#/PF /WUI/PI FX_VR TP_LK PLK/WUI0/PF /WUI0/PI Note: TP_T 0 PT/WUI/PF /WUI/PI _#_E 0 EXT_MI#, EXT_I#, PU power plane depend on IH PIO. 0 M0_LK 0 MLK0/P TH/PJ0 PU_VRON, 0 M0_T MT0/P PJ PM_PWROK, M_LK MLK/P /PJ VET_E M_T MT/P /PJ IET_E THRO_PU T0 WUI/PF /0#/PJ 0 For X'tal Note: 0 PH_PI_OV WUI/PF /RI0#/PJ LV_PU_W load=.pf PH_PI_OVL IT0E T0 place close to E H: override PH PI R0 0MOhm E_XIN E_XOUT 0 VTY VTY VTY VTY VTY VTY(PLL) KMX LP FLH ROM P/ Mus N V V PIO V VORE V V V V V V E_ R0 for ITX & ITX & 00 for ITX 0.UF/V +VU +V_E +V_E +V +V For E Hardware trap E_ imt E strapping need to check 0 PF/0V X00.Khz R0 0 PF/0V I/O ase ddress Note: It can be programmable by E fireware hare Memory Note: It can be programmable by E fireware. PP Enable 00 0UF/0V RN00 RN00 RN00 RN00 RN00 RN00 RN00 RN00 RN00 RN00 RN00 RN00 Note: efault Int. PullLow R0: For Xtal measurement 00 0.UF/V R00 0KOHM 0KOHM 0KOHM 0KOHM.KOHM.KOHM.KOHM.KOHM 0KOHM 0KOHM 0KOHM 0KOHM 00 0.UF/V LI_W# PWRLIMIT# _IN_O# PWR_W# TP_LK TP_T U_E# U_E# +V_E +V 0TE RIN# PM_PWRTN# PM_RMRT# 00 0UF/0V 00 0.UF/V +V +V_E For imt pin name _PREENT PM TTE# _TTE_ON PM_LP_M# LP_M_ON E_WLN_PWR MP_PWR _PREENT LN_WOL_EN +VM_P +.VM_+VMLK_P UPWR_K R0 R00 +VPLL +V E_ For Instant Key Note: lose to E 00 For +VPLL 0.UF/VPut beside pin 00// modify function key RN00 PLY/PUE# 0KOhm RN00 VOLUME_UP# 0KOhm RN00 VOLUME_OWN# 0KOhm RN00 MUTE# 0KOhm R0 R UF/V 0KOhm 0KOhm MRTHON# RFON_W# +V_E R00 0KOhm ME_usPwrnck_E ME_usPwrnck ME_usPwrnck Q00 N00 R0 Mount R00,Q00,NI R0 for IT00 E_E#_PH E_O_PH +V_E +V_E_PI /IT00 R00 R00 /IT0 E_E# R00 /IT0 Ohm E_O R0 Ohm O_ROM /IT00 ROM_WP# R0.KOhm /IT00 U00 /IT00 E# V O HOL# WP# K V I R0.KOhm /IT00 +V_E_PI 0 0.UF/V /IT00 ROM_H# E_K /IT0 R00 E_I /IT0 R00 E_K_PH E_I_PH TVF UTeK OMPUTER IN. N K_IT0 yunfeng_yan NJv Friday, ecember, 00 ate: heet of 0.00

31 For Keyboard K LE Main oard J0 KO KO0 KI KI KO 0 0 KI IE KI KO KI KI KO KI KI0 KO KO 0 0 KO KO KO KO KO KO0 IE KO KO KO FP_ON_P 000 modify KO 0 KO0 0 KI 0 KI 0 KO 0 KI 0 KI 0 KO 0 KI 0 KI 0 KO 0 KI 0 KI0 0 KO 0 KO 0 KO 0 KO 0 KO 0 KO 0 KO 0 KO0 0 KO 0 KO 0 KO 0 KO PF/0V N KO0 PF/0V N KI PF/0V /EMI N KI /EMI N PF/0V /EMI KO /EMI PF/0V N KI PF/0V N KI PF/0V /EMI N KO N PF/0V /EMI /EMI KI /EMI PF/0V N0 KI N0 PF/0V KO PF/0V /EMI N0 KI /EMI N0 PF/0V /EMI KI0 /EMI PF/0V N0 KO PF/0V N0 KO PF/0V /EMI N0 KO /EMI N0 PF/0V /EMI KO /EMI PF/0V N0 KO PF/0V N0 KO PF/0V /EMI N0 KO /EMI N0 PF/0V /EMI KO0 /EMI PF/0V N0 KO PF/0V N0 KO /EMI PF/0V N0 KO N0 PF/0V /EMI /EMI /EMI Reserve for EMI J0 IE IE FP_P K_LE_PWM +V_KLE +V L0 00 +V R LE_TR Q0 N00 Max m Q0 N00 K_LE_PWM +V L 00 0.UF/V +V_TP J0 T0 J0_ IE TP_T 0 TP_LK LEFT_TN# T0 J0_ T0 J0_ RIHT_TN# IE ZIF_ON_P TP_T TP_LK 0 PN0Y /E modify 00 LEFT_TN# R0 Ohm LEFT_TN_L# W0 RIHT_TN# R Ohm RIHT_TN_L# W0 0 0.UF/V TP_WITH_P 0000P 0 0.UF/V TP_WITH_P 0000P UTeK OMPUTER IN. N ustom NJv IT_K, TP yunfeng_yan ate: Tuesday, ecember, 00 heet of.0

32 Main oard +V 0, V_LERT# R 0KOhm R 0 PU_THERM# R0 PU_V_THERM#,,,0,,0,,,,,0,0 UF_PLT_RT# PM_PWROK R R 0 0.UF/V N00ET Q0 +V_E R 00KOhm IT has builtin level detection for poweron reset circuit 0 FORE_OFF# R E_RT# 0 0.UF/.V Output ignal UTeK OMPUTER IN. N RT_Reset ircuit yunfeng_yan ustom NJv ate: Tuesday, ecember, 00 heet of.0

33 R:Remove R0, R:Remove L0,,R0 R with overclock: Remove R R:Remove L0 R:=0.uF, Remove.UH L0 F F close to Pin R:Remove R LK_PIE_LN_P_PH LK_PIE_LN_N_PH /RF 0.UF/V 0.UF/V +V_EN 0.UF/V L 00 00// change 0UF/.V PIN_ PIN_ R:=0.uF 0.UF/V R:=uF R.KOHM LE_TN_L VL VL V_VO VL PIE_TXN_ PIE_TXP_ LK_PIE_LN_P_PH LK_PIE_LN_N_PH PIE_RXP_ 0.UF/V PIE_RXP_LN PIE_RXN_ PIE_RXN_LN 0.UF/V RF 預留 /RF R:L0=0ohm VL L0 00 V_VO 0.UF/V With overclock:remove R Not overclock:remove R0,,,0,,0,,,,,0 UF_PLT_RT#,,, PIE_WKE# R:Remove R0 R/MHz:Remove R0 R/MHz:Remove UF/0V +V_LN T 0.UF/V PIN_ PIN_ PIN_ EL_M VL X_LN X_LN V_VO RI VL R: Remove R VL R: Remove R VL LK_REQ LKREQ_LN# V_+.V ground pad 要打散熱孔 For R: Remove R0,R0,,,,Q0 For R: Remove R0 Q0 close to Pin PIN_ L0 V_+.V 00 V_+.V VL V_+.V VL +V_LN V_+.V L_TP L_TN L_RP L_RN L_TRP L_TRM L_TRP L_TRM RN0.OHM RN0.OHM RN0.OHM RN0.OHM RN0.OHM RN0.OHM RN0.OHM RN0.OHM TR_NET TR_NET TR_NET TR_NET close to pin 0 close to pin X_LN VL VL For R : Remove R0 X_LN PF/0V 0 UF/0V 0 0.UF/V 0.UF/V R.KOHM % 0 U0 LX VV_ PERTn WKEn VV_ V EL_MHz V_RE XTLO XTLI V_RE RI RLE LE_0_00n LE_Tn V_RE_ V_RE_ RX_N RX_P VL REFLKP REFLKN 0 VL_ TX_P TX_N TRXP0 TRXN0 VHO VL_ TRXP TRXN VH_ TRXP TRXN VL_ TRXP TRXN 0 VL_ N TETMOE MT VL_ MLK TWI_T TWI_LK VL_ LKREQn LE_LINK000n VH_ 0 0.UF/V +VU L0 /00Mhz 0 0.UF/V 0.UF/V 0.UF/V 0.UF/V 0 0UF/.V c00 0 0UF/.V c UF/V 0 UF/0V 0 0.UF/V X0 Mhz 0 PF/0V R:Remove R/MHz: Remove R/MHz: Remove 0 X0 0 UF/0V 0 0.UF/V 0 0.UF/V 0.UF/V 0.UF/V 0.UF/V 0.UF/V 0.UF/V /0 限高問題, 換料為 close to pin/ UTeK OMPUTER IN. N LN R yunfeng_yan ustom NJv Friday, ecember, 00 ate: heet of.0

34 +V_EN U0 0.UF/V 0.UF/V 0.UF/V UF/0V L_TP L_TN L_RP L_RN L_TRP L_TRM L_TRP L_TRM T+ TT T T+ TT T T+ TT T T+ 0 TT T LFE_R MX+ MT MX MX+ MT MX MX+ MT MX MX+ MT MX 0 L_TRLP0 L_MT0 L_TRLM0 L_TRLP L_MT L_TRLM L_TRLP L_MT L_TRLM L_TRLP L_MT L_TRLM L_TRLM L_TRLP L_TRLM0 L_TRLP0 L_TRLP L_TRLM L_TRLP L_TRLM L0 00 L0 00 L0 00 L0 00 L0 00 L0 00 L0 00 L0 00 LTRLM LTRLP LTRLM0 LTRLP0 LTRLP LTRLM LTRLP LTRLM LTRLM LTRLP LTRLM LTRLM LTRLP LTRLP LTRLM0 LTRLP0 J0 P_ 0 NP_N NP_N P_ MOULR_JK_P LN_ +V_LN +V_LN L_TP L_RP L_TRP L_TRP 0 IPZ L_TN VI/O VI/O N/ VU VI/O VI/O L_RN 0 IPZ L_TRM VI/O VI/O N/ VU VI/O VI/O L_TRM 0.UF/V 0 0.UF/V 0 0.UF/V 0 LN_ Place near chassis L_MT0 L_MT L_MT L_MT RN0 Ohm /EMI RN0 Ohm /EMI RN0 Ohm /EMI RN0 Ohm /EMI LN T /EMI 0 000PF/KV M0 P P0 P M M M P LN close to transformer LN_ э ノ (/0) 0, change 0 and 0 stuff by default. UTeK OMPUTER IN. N RJ yunfeng_yan ustom NJv ate: Monday, ecember, 00 heet of.0

35 +V +V LV witch LV_L0P LV_L0N LV_LP LV_LN LV_LP LV_LN LV_LLKP LV_LLKN LV_L0P_V LV_L0N_V LV_LP_V LV_LN_V LV_LP_V LV_LN_V LV_LLKP_V LV_LLKN_V L_KLTEN_V L_V_EN L_KEN_PH L_VEN_PH +V PU_W_EN Q0 Q0 UMKN UMKN /Hybrid /Hybrid /Hybrid PU_W_EN PU_W_EN# Q0 Q0 UMKN UMKN /Hybrid /Hybrid /Hybrid PU_W_EN# L_KEN_PH L_VEN_PH U0 0 UMKN Q0 UMKN Q0 0 0 V V M R V V V 0+ 0 V EL 0+ 0 V V V 0+ 0 V EL 0+ 0 V 0+ 0 /Hybrid 0 +V /Hybrid /Hybrid 00KOhm UMKN Q0 UMKN Q0 R 00KOhm PU_ELET#_W LV_L0P_PH LV_L0N_PH LV_LP_PH LV_LN_PH LV_LP_PH LV_LN_PH LV_LLKP_PH LV_LLKN_PH L_KEN L_VEN LV_U0P LV_U0N LV_UP LV_UN LV_UP LV_UN LV_ULKP LV_ULKN LV_U0P_V LV_U0N_V LV_UP_V LV_UN_V LV_UP_V LV_UN_V LV_ULKP_V LV_ULKN_V +V LV_L0P_PH LV_L0N_PH LV_LP_PH LV_LN_PH LV_LP_PH LV_LN_PH LV_LLKP_PH LV_LLKN_PH LV_U0P_PH LV_U0N_PH LV_UP_PH LV_UN_PH LV_UP_PH LV_UN_PH U0 0 LV_ULKP_PH LV_ULKN_PH M L_KEN_PH L_VEN_PH 0 0 V V V V 0 EL = 0 +/ TO 0+/ EL = +/ TO +/ V R /Hybrid 0 +V R0 /Optimus R0 /Optimus R0 /Optimus R0 /Optimus R0 /Optimus R0 /Optimus R0 /Optimus R0 /Optimus R /Optimus R /Optimus R /Optimus R /Optimus R /Optimus R0 /Optimus R0 R R /Optimus /Optimus /Optimus /Optimus PU_ELET#_W L_KEN L_VEN LV_U0P_PH LV_U0N_PH LV_UP_PH LV_UN_PH LV_UP_PH LV_UN_PH LV_ULKP_PH LV_ULKN_PH Optimus LV_L0P LV_L0N LV_LP LV_LN LV_LP LV_LN LV_LLKP LV_LLKN LV_U0P LV_U0N LV_UP LV_UN LV_UP LV_UN LV_ULKP LV_ULKN RT_R_PH RT_R_V RT_RE RT PH RT V RT_REEN RT_VYN_V RT_HYN_V RT_VYN_PH RT_HYN_PH +V U0 /Hybrid PU_ELET#_W IN V EN# 0 TV0QR PU_W_EN Q UMKN UMKN Q PU_W_EN PU_W_EN# Q UMKN Q UMKN /Hybrid /Hybrid /Hybrid /Hybrid Q UMKN /Hybrid /Hybrid /Hybrid /Hybrid UMKN Q PU_W_EN# Optimus UMKN Q UMKN Q 0 0.UF/V RT PH RT V RT_LUE RT_VYN RT_HYN RT_R_PH R /Optimus RT_RE RT PH R0 /Optimus RT_REEN RT PH R /Optimus RT_LUE RT_HYN_PH R /Optimus RT_HYN RT_VYN_PH R /Optimus RT_VYN UM to PU wtich PU_PWR_EN#_PIO PU_PWROK This ignals from M to PH. PU_HOL_RT# PU_ELET# EI_ELET# PU_PWM_ELET#_PIO PU to UM wtich PU_ELET#_W PU_M_EN ontrol ignal from PH R 0KOhm R 0KOhm /Hybrid +V +V Q N00 /Hybrid 0 0.0UF/V R 00KOhm /Hybrid PU_W_EN# Q UMKN /Hybrid PU_W_EN Q0 UMKN +V Q UMKN /Hybrid 0.0UF/V +V R 00KOhm /Hybrid +V +V /Hybrid R R R R 00KOhm Q N00 R 00KOhm R 0KOhm /Hybrid PU_ELET#: Low : dpu High : ipu R PU_ELET# LV_PU_W 0 Q0 R UMKN 0KOhm PU_HOL_RT#,0 PU_EI_ELET Q0 Q0 UMKN UMKN /Hybrid EI LK_V /Hybrid /Hybrid EI_LK_V EI T_V EI_T_V /Hybrid EI_LK_PH /Hybrid RN0.KOHM EI_T_PH /Hybrid RN0.KOHM +V _T_V _LK_V PU_EI_ELET Q UMKN /Hybrid /Hybrid /Hybrid /Hybrid UMKN Q PU_EI_ELET PU_EI_ELET# Q UMKN UMKN Q RT T RT LK PU_EI_ELET TM_TRLLK HMI LK HMI_LK TM_TRLT HMI T HMI_T U0 I0 I Y I0 I Y /Hybrid PIQE V E# I0 I Y I0 I 0 Y +V TM_HP HMI_HP_V HMI_HP EI_ELET# Low : dpu High : ipu EI_LK_PH EI_T_PH UMKN Q0 PU_EI_ELET PU_EI_ELET# Q0 UMKN UMKN Q0 PU_EI_ELET# Q0 UMKN /Hybrid /Hybrid /Hybrid /Hybrid UMKN Q0 UMKN Q0 EI_LK_V.KOHM RN0 EI_T_V.KOHM RN0 Optimus EI_LK_PH R /Optimus EI_LK_V EI_T_PH R /Optimus EI_T_V _T_PH _LK_PH Q UMKN /Hybrid /Hybrid /Hybrid /Hybrid UMKN Q PU_EI_ELET# Q UMKN UMKN Q Optimus _T_PH _LK_PH +V _T_PH /Hybrid RN0.KOHM _LK_PH /Hybrid RN0.KOHM RT T 0KOHM RN0 RT LK 0KOHM RN0 R0 /Optimus RT T R /Optimus RT LK TM_TRLLK /Hybrid RN.KOHM TM_TRLT /Hybrid RN.KOHM HMI_LK /Hybrid RN.KOHM HMI_T /Hybrid RN.KOHM TM_TRLLK R /Optimus TM_TRLT R /Optimus TM_HP R /Optimus +V HMI_LK_L HMI_T_L HMI_HP_L Q N00 PU_HP_INTR#_R +V +V R0 R 00KOhm 00KOhm /Hybrid /Hybrid PU_EI_ELET# Q0 UMKN /Hybrid PU_EI_ELET Q0 UMKN /Hybrid +V R 0KOhm EI_ELET# R 0KOhm EI_ELET# TM_HP R HMI_HP 0 L_L_PWM L_KLTTL_PH L_KLTTL_PH PU_PWM_ELET Q0 Q0 UMKN UMKN /Hybrid /Hybrid /Hybrid /Hybrid UMKN UMKN Q0 Q0 PU_PWM_ELET# L_L_PWM_ON R L_KLTTL_PH /Optimus L_L_PWM_ON 該部分零件放置于 V onnector J0 附近, V_ORE_PWR +V R 0KOhm +V R 00KOhm /Hybrid PU_PWM_ELET# +V R 00KOhm /Hybrid PU_PWM_ELET#_R Low : E High : ipu +V R 0KOhm PU_PWM_ELET#_PIO R0 0KOhm R 00KOhm 該部分零件放置于 LV onnector J0 附近 Q0 UMKN Q0 UMKN 0 NW +V 0 R 00KOhm 0.UF/0V Q UMKN /Hybrid PU_PWM_ELET Q UMKN /Hybrid PU_PWM_ELET#_PIO PU_PWM_ELET UTeK OMPUTER IN. N Hybrid witch yunfeng_yan ustom NJv.0 Tuesday, ecember, 00 ate: heet of

36 IITL MOT UIO POWER +V +V_UIO R /_V 0 U LQVR THERML P 0 0UF/0V 0 0 LY_OP_# Z_OUT_U Z_LK_U 0 +V Z_IN0_U 0 Z_YN_U 0, Z_RT#_U +V +.V R0.0 L /00Mhz 0.UF/V L 00 L L_JUMP jump_0mm_open_mil +V_MP R0 UF/0V +V V_IO 0UF/0V EP PIF_OUT Internal pull high.k igital 0UF/0V R Ohm 0.UF/V Z_LK_U_I V_IO P_EEP U 0 R.,item ENE_ MI_INT_L MI_INT_R +V_MP V PIO0/MI_T PIO/MI_LK P# T_OUT LK V T_IN V_IO YN REET# PEEP LQVR H_PKR H_PKR+ H_PKL+ H_PKL H_PKL+ H_PKL H_PKR H_PKR+ PIFO EP/PIFO PV PK_OUT_R+ PK_OUT_R PV PV PK_OUT_L PK_OUT_L+ 0 PV V V ense LINE_L LINE_R MI_L MI_R ense JREF MONO_OUT MI_L MI_R LINE_L LINE_R 0 0.UF/V +V_UIO P N PVEE HPOUT_R HPOUT_L PVREF MI_VREFO_R 0 MI_VREFO MI_VREFO_L VREF V V 0UF/0V TO PK MP _UIO NLO MOT _HP_R _HP_L MI_VREFOUT_L 0 MI_VREFOUT LO_P VREF_OE 0.UF/V.UF/0V _UIO 0UF/0V +V_UIO T R0.0.UF/0V.UF/0V UF/0V _UIO _UIO _UIO MI_VREFOUT HOOE ONE MI_VREFOUT_L LO_P _HP_R _HP_L UF/0V +V /_V /_V L 00 R U_PWR_F 00KOhm % /_V _UIO MT (P/N:0000) MX (P/N:000000) Vout=.*(+(00K/.K))=.V Vdrop about 0mV@00m R0 R0 R0 U HN# IN 0TUF /_V /_V /_V /_V ET OUT 0UF/0V MI_VREFOUT_L _HP_R _HP_L R.KOhm % _UIO /_V R0.0 /_V MI_VREFOUT_L +V_UIO.UF/0V /_V _UIO R0.0 _UIO FOR NORML FUNTION. TO HP 0UF/0V 0.UF/V R 0KOhm % MI_EXT_R MI_EXT_L T MI_INT_R MI_INT_L UF/0V UF/0V MI_IN I MI_IN I TO INTERNL MI _UIO R0.0 MI_VREFOUT_L R0 MI_EXT_R.KOhm.UF/0V MI_IN E MI_IN E MI_EXT_L.UF/0V TO EXTERNL MI /RF Z_LK_U_I 0 0PF/0V RF 預留 R0 R0 L 00 L 00 L 00 For EMI _UIO ETETION ENE_ 0 _PKR FROM IH R 0KOhm % R % R0.0 KOHM LINEIN ETET. MI_J EXT MI ETET. LINE_J FOR HP ETET. R _PKR P_EEP_ P_EEP KOhm 0.UF/V R.KOhm P EEP <Variant Name> UTeK OMPUTER IN. N OE L yunfeng_yan ustom NJv Friday, ecember, 00 ate: heet of.0

37 MUTE ONTROL EP 0, Z_RT#_U 0 OP_# FROM E 0 NW 0 TW LY_OP_# LY_OP_# H_PKR+ H_PKR H_PKL+ H_PKL H_PKR+ H_PKR FOR EMI E H_PKL+ H_PKL L 00 L 00 L 00 L 00 UF/0V UF/0V H_PKR+_ON H_PKR_ON FOR EMI H_PKL+_ON H_PKL_ON Wto_ON_P IE IE J0 0000F 0 K 0 K 0 K 0 K UTeK OMPUTER IN. N ustom NJv UIO MP yunfeng_yan ate: Friday, ecember, 00 heet of.0

38 INTERNL MIROPHONE MI_VREFOUT R0.KOhm INT_MI_P INT_MI_P R0 % MI_IN I MI_IN I INT_MI_N INT_MI_N L0 00 EMI E 0, add change L0 to Ohm Resistor for E _UIO <Variant Name> UTeK OMPUTER IN. N ustom NJv MI yunfeng_yan ate: Friday, ecember, 00 heet of.0

39 modify 00 J ET_RXN_ ET_RXP_ +V U_PN_ON U_PP_ON +V 0 0.0UF/V 0 0.0UF/V L0 RP L0 RP _HP_R LINE_J _HP_L MI_IN E MI_J ET_TXP 0 ET_TXN 0 ET_RXN 0 ET_RXP 0 U_PN0 U_PP0 0 00PF/0V 00// for EMI +V +V 0 0.UF/V 00// swap _UIO L0 00 PIF_OUT 0 0.UF/V WTO_ON_0P _UIO _UIO pin define Follow U0 IO cable UTeK OMPUTER IN. N **** H_Lin NJ Friday, ecember, 00 ate: heet of.0

U35JC SCHEMATIC Revision 1.0

U35JC SCHEMATIC Revision 1.0 YTEM PE REF. PE ontent lock iagram ystem etting PU()_MI,PE,FI,LK,MI PU()_R PU()_F,RV, PU()_PWR PU()_XP R O-IMM_0 R O-IMM_ R _Q VOLTE 0 PH_IEX()T,IH,RT,LP PH_IEX()_PIE,LK,M,PE PH_IEX()_FI,MI,Y PWR PH_IEX()_P,LV,RT

More information

G60J Schematics for Calpella Platform Rev. 1.5

G60J Schematics for Calpella Platform Rev. 1.5 YTEM PE REF. 0. lock iagram 0. ystem etting 0. PU()_MI,PE,FI,LK,MI 0. PU()_R 0. PU()_F,RV,N 0. PU()_PWR 0. PU()_XP. R()_O-IMM0. R()_O-IMM. R()_/Q Voltage. VI ontroller 0. PH()_T,IH,RT,LP. PH()_PIE,LK,M,PE.

More information

Page 0 0 0 0 0 0 0 0 09 0 9 0 9 0 9 0 chematics Page Index ( / Revision / hange ate) of chematics Page chematics Page Index lock iagram R (MI,PE,FI) R (LK,MI,JT) R (R) R (POWER) R (RPHI POWER) R (N) R

More information

Rev. SA SA SA SA SA SA SA SA SA SA. 43 Status LED & LID

Rev. SA SA SA SA SA SA SA SA SA SA. 43 Status LED & LID chematics Page Index ( / Revision / hange ate) Page of chematics Page 0 0 chematics Page Index lock iagram 0 R (MI,PE,FI) 0 R (LK,MI,JT) 0 R (R) 0 R (POWER) 0 R (RPHI POWER) 0 R (N) 09 R (REERVE) 0 PH

More information

E chematic Index Page ystem page Ref. 0 lock iagram 0 chematic Information 0-0 PU-Penryn 0-09 R II O-IMM 0- antiga 0- IH9M PI ROM 9 LK-I9LPRLF-T 0- E_

E chematic Index Page ystem page Ref. 0 lock iagram 0 chematic Information 0-0 PU-Penryn 0-09 R II O-IMM 0- antiga 0- IH9M PI ROM 9 LK-I9LPRLF-T 0- E_ : PENRYN/NTI/IH9-M/N9M- LOK IRM mall-oard ub-oard R VRM*(MX) RT MI PREMP & INT MI LZI M UIO OR L0 PE mall-oard LV HMI TouchPad PE IO PI ROM PE INTERNL KEYOR PE PE PE PE UIO_MP & INT PK PE PE PE PE nvii

More information

F8V L80V N80V N81 Montevina Block Diagram

F8V L80V N80V N81 Montevina Block Diagram FV L0V N0V N Montevina lock iagram _IN & T ON PE 0 Penryn W & LE PE HMI RT PE PE LV & INV PE INTERNL KEYOR TOUH P PE IR IO PI ROM MI IN HP&PIF OUT OPMP PE Internal MI ON PE PE PE 0 V aughter PE FVa: M

More information

SODIMM_EDP LEPUS MB P/N:6050A STAND OFF:CPU S4501,S4502,S STAND OFF:6052B INVENTEC

SODIMM_EDP LEPUS MB P/N:6050A STAND OFF:CPU S4501,S4502,S STAND OFF:6052B INVENTEC THI RW N PEIFITION,HERE,RE THE PROPERTY OF VENTE ORPORTION N HLL NOT E REPOUE,OPIE,OR UE WHOLE OR PRT THE I FOR THE MNUFTURE OR LE OF ITEM WITH WRITTEN PERMIION,VENTE ORPORTION,00 LL RIHT REERVE. F HF

More information

T53S Main BD. R1.2 Block Diagram

T53S Main BD. R1.2 Block Diagram T Main. R. lock iagram LV PE Merom PU LV / ULV PE, F F 00/ MHz LOK EN. ILPRLF-T PE FN Thermal sensor PE 0 RT HMI PE PE M Nvidia NP- M PE 0,,,,,, PE udio L PE,, 0 F PI-E X zalia LP restline PM PE 0,,,,,

More information

lock enerator I9LR9KLFT X.Mhz RIII 0/ RIII 0/ lot 0 0 lot RII hannel R II hannel P P/N : 9.NI0.00 REVIION : 0- FIx Intel PU rrandale,,..,9,0 MIx PI EXPRE RPHI X X0 Mhz NP- NP-V Nvida 0,.., iscreet/um/px

More information

Size Document Number Rev A3. Date: Monday, November 15,

Size Document Number Rev A3. Date: Monday, November 15, ize ocument Number Rev ate: Monday, November, 00 heet of 0 [] [] [] [] [] [] [] [] [] [] [] [] [] [] [] [] [] [] [] [] [] [] [] [] [] [] [] [] [] [] [] [] MI_TXN0 MI_TXN MI_TXN MI_TXN MI_TXP0 MI_TXP MI_TXP

More information

Discrete/UMA Schematics Document Sandy Bridge Intel PCH REV : A00

Discrete/UMA Schematics Document Sandy Bridge Intel PCH REV : A00 iscrete/um chematics ocument andy ridge Intel PH 0-0-0 REV : 00 :None Installed UM:UM ONLY installed N: ONLY FOR N installed. Q:ONLY FOR Q installed. PL: K9 PL circuit for 0mW solution installed. 0mW:

More information

CPU MEROM 34W NORTH BRIDGE. Nvdia NB8 CRESTLINE PAGE 24,25,26,27,28,29,30,31. Debug Conn. PAGE 70 SOUTH BRIDGE ICH8M TPM 1.2 INFINEON SLB9635 PAGE 76

CPU MEROM 34W NORTH BRIDGE. Nvdia NB8 CRESTLINE PAGE 24,25,26,27,28,29,30,31. Debug Conn. PAGE 70 SOUTH BRIDGE ICH8M TPM 1.2 INFINEON SLB9635 PAGE 76 0 lock iagram * 0 0 0 0 ystem etting * 0_PU-Merom(HOT) 0_PU-Merom(PWR) U ONN * I ROM * Fv/c 0 * 0 0_RETLINE(HOT) 0 0_RETLINE(MI & F) 0 0_RETLINE(RPHI) 0 0_RETLINE(R) 0 _RETLINE(PWR) _RETLINE(PWR) _RETLINE()

More information

STAR (Federer) 0.4 Page Modified: Tuesday, December 29, :50:37

STAR (Federer) 0.4 Page Modified: Tuesday, December 29, :50:37 0 -- OVER HEET 0 -- YTEM LOK RM 0 -- LOK MP 0 -- POWER MP 0 -- POWER EQUENY RM 0 -- POWER EQUENY TMN 0 -- MU MP 0 -- REET NL MP 0 -- alpella (M,PE,F) 0 -- alpella (LK,M,JT) -- alpella (R) -- alpella (POWER/N)

More information

VF-co-cc. F3Jr CPU CLOCK GEN. ATI M64-M or M76-M NORTH DDR2 SO-DIMM0 BRIDGE DDR2 SO-DIMM1 TPM 1.2 INFINEON SLB9635 SOUTH BRIDGE EC ITE IT8510E

VF-co-cc. F3Jr CPU CLOCK GEN. ATI M64-M or M76-M NORTH DDR2 SO-DIMM0 BRIDGE DDR2 SO-DIMM1 TPM 1.2 INFINEON SLB9635 SOUTH BRIDGE EC ITE IT8510E 0 0 0 0 0 0 0 lock iagram ystem etting * PU-YONH(HOT) PU-YONH(PWR) * N-PM(HOT) * U ONN * I ROM * LE * R Mx x Option PU YONH MEROM W W LOK EN I 0 FJr 0 0 0 N-PM(MI & F) N-PM(RPHI) N-PM(R) N-PM(PWR) 0 &

More information

Winery13 CALPELLA DIS N11M-GE1 Schematics ufcpga Mobile Arrandale Intel Ibex Peak-M REV : A00

Winery13 CALPELLA DIS N11M-GE1 Schematics ufcpga Mobile Arrandale Intel Ibex Peak-M REV : A00 Winery LPELL I NM-GE chematics ufpg Mobile rrandale Intel Ibex Peak-M 00-0- REV : 00 : Nopop omponent UM : Pop when schematic is UM I : Pop when schematic is I Wistron orporation F,, ec., Hsin

More information

F7F CPU CLOCK GEN ICS NORTH DDR2 SO-DIMM0 BRIDGE DDR2 SO-DIMM1 SOUTH BRIDGE TPM 1.2 INFINEON SLB9635 AZALIA CODEC EC ITE IT8510E MDC NEWCARD

F7F CPU CLOCK GEN ICS NORTH DDR2 SO-DIMM0 BRIDGE DDR2 SO-DIMM1 SOUTH BRIDGE TPM 1.2 INFINEON SLB9635 AZALIA CODEC EC ITE IT8510E MDC NEWCARD 0_lock iagram 0_ystem etting 0_PU-YONH(HOT) 0_PU-YONH(PWR) 0_N-M(HOT) 0_N-M(MI & F) 0_N-M(RPHI) 0_N-M(R) _N-M(PWR) _N-M(PWR) _N-M() _-IHM() _-IHM() _-IHM() _-IHM(PWR) 0_R O-IMM0 _R O-IMM _R TERMINTION

More information

Page Title of Schematics Page SB SB SB SB SB SB SB SB SB SB SB SB SB SB SB SB SB SB SB SB SB SB SB SB SB SB SB SB SB SB SB SB SB SB SB

Page Title of Schematics Page SB SB SB SB SB SB SB SB SB SB SB SB SB SB SB SB SB SB SB SB SB SB SB SB SB SB SB SB SB SB SB SB SB SB SB Page of chematics Page 0 0 chematics Page Index lock iagram 0 R&F (MI,P,FI) 0 R&F (LK,MI,JT) 0 R&F (R) 0 R&F (POWR) 0 R&F (RPHI POWR) 0 R&F (N) 09 R&F (RRV) 0 PH (H,JT,T) PH (PI-,MU,LK) PH (MI,FI,PIO)

More information

CHELSEA DJ2 CP UMA Schematics Document Arrandale Intel PCH REV : A00

CHELSEA DJ2 CP UMA Schematics Document Arrandale Intel PCH REV : A00 HELE J P UM chematics ocument rrandale Intel PH 00-0- REV : 00 Y : Nopop omponent HMI : Pop for HMI function GIG : Pop for GIG LN 0/00 : Pop for 0/00 LN OM : Nopop for OM option for OM Wistron orporation

More information

F80Q SCHEMATIC Revision 2.00

F80Q SCHEMATIC Revision 2.00 F0Q HMTI Revision.00 P 0 0 0 0 ontent YTM P RF. PU-Penryn() PU-Penryn() PU P, Thermal enor LOK N._ILPRLF N_-0L ()--PU N_-0L ()--R/P N_-0L ()--R bus N_-0L ()--POWR N_-0L ()--POWR N_-0L ()--/trapping R O-IMM_0

More information

Berry DG15 Discrete/UMA Schematics Document Arrandale Intel PCH REV : A00

Berry DG15 Discrete/UMA Schematics Document Arrandale Intel PCH REV : A00 erry G iscrete/um chematics ocument rrandale Intel PH 00-0-0 REV : 00 :None Installed UM:UM platform installed PRK:I PRK platform installed M9:I M9 platform installed VRM_G:VRM M* installed olay :Manual

More information

Kendo-3 Workstation Block Diagram

Kendo-3 Workstation Block Diagram Feb. ' 0 RT Port Thermal ensor M 0 I / M us us witch I M us Keyboard Light.'' WUX+/ WX+ L RT LTION P connector isplay port to ocking UIO OMO Jack ual Link LV T H T O R RT isplay Port isplay Port et ombo

More information

SHINAI-3 Switchable Graphics System Block Diagram

SHINAI-3 Switchable Graphics System Block Diagram Keyboard Light HINI- witchable raphics ystem lock iagram P Layer tackup L: TOP L: INL RT Port Thermal ensor M 0 I / M us us witch I." WX+ RT LTION P connector isplay port to ocking M us Touch creen 0 UIO

More information

Project Name :I36IAx Platform : Celeron GS40 + Park + ICH9M

Project Name :I36IAx Platform : Celeron GS40 + Park + ICH9M Project Name :IIx Platform : eleron + 0 + Park + IHM PE..... PU... 0_FF. 0...... -IHM.... 0.......... 0....... POWER... 0. ONTENT INEX YTEM LOK IRM POWER IRM & EQUENE Power on equence iagram PU Penryn

More information

L53II0 M/B and Daughter P/N LIST:

L53II0 M/B and Daughter P/N LIST: Model : LII0 P P/N:L00- P P/N:L00- Intel Merom PU + M + IH-M hipset LII0 M/ and aughter P/N LIT: LII0 M/ ffiliated FF/able P/N LIT: P0 INEX P0 YTEM LOK IRM P0 POWER IRM & EQUENE P0 PIO & POWER ONUMPTION

More information

X51C Main BD. R1.0 BLOCK DIAGRAM

X51C Main BD. R1.0 BLOCK DIAGRAM X Main. R.0 LOK IRM Merom PU LOK EN. ILPRLF-T PE ufp FN + Thermal sensor PE, PE 0 PE LV i0elv F 00 MHz PE TV PE RT im TE R MHz R-II O-IMM X PE,, PE PE 0,,,,,, MI * PIE * Miniard WLN onn. PE New ard onn

More information

PART for BOM only 02G GPU NB8M

PART for BOM only 02G GPU NB8M RT_TY P PRT for OM only Function U Partnumber RT TY 000 LOTION Temp Modify 0: elete E,,,, already have in location elete E, No space to add elete,,0,,,,,,, No space to add TT PU NM 00000 Title Revision

More information

BAD50_HC DIS/UMA/Muxless Schematics Document IVY/SNB Bridge Panther Point

BAD50_HC DIS/UMA/Muxless Schematics Document IVY/SNB Bridge Panther Point 0_H I/UM/Muxless chematics ocument IVY/N ridge Panther Point :None Installed I:I installed I_Muxless :OTH I or Muxless installed I_PX:OTH I or PX installed :I or PX or Muxless installed. Muxless: Muxless

More information

Z96S CPU MEROM 34W P.3~5. DDR2 16Mx16 x4 CLOCK GEN ICS 9LPR364BGLF-T P.25. DDR2 16Mx16 x4 NORTH. nvidia DDR2 SO-DIMM0 BRIDGE

Z96S CPU MEROM 34W P.3~5. DDR2 16Mx16 x4 CLOCK GEN ICS 9LPR364BGLF-T P.25. DDR2 16Mx16 x4 NORTH. nvidia DDR2 SO-DIMM0 BRIDGE 0_lock iagram 0_ystem etting 0_Merom PU () 0_Merom PU () 0_PU P. 0_PM--PU () 0_PM--R/PE () 0_PM--R U () 0_PM--PWER () 0_PM--PWER () _PM--/TRPPIN () _IHM() _IHM() _IHM() _IHM--PEW/ () _R -IMM0 _R -IMM _R

More information

DEL 15SBGV2 SHARK BAY PGA D USB BOARD (6L) VRAM. Samsung K4W2G1646E-BC1A (E-die) HP P/N: Mx16 DDR3 8pcs (2G) IEC P/N: 6019B

DEL 15SBGV2 SHARK BAY PGA D USB BOARD (6L) VRAM. Samsung K4W2G1646E-BC1A (E-die) HP P/N: Mx16 DDR3 8pcs (2G) IEC P/N: 6019B 0dc0ca0f0a000e000 F THI RW N PEIFITION,HERE,RE THE PROPERTY OF VENTE ORPORTION N HLL NOT E REPOUE,OPIE,OR UE WHOLE OR PRT THE I FOR THE MNUFTURE OR LE OF ITEM WITH WRITTEN PERMIION,VENTE ORPORTION, LL

More information

Power supply, reset circuit, reference voltage and power indicator. Analogue and digital inputs with options for FET outputs

Power supply, reset circuit, reference voltage and power indicator. Analogue and digital inputs with options for FET outputs VR core and power 00v.0 Power supply, reset circuit, reference voltage and power indicator. Port 00v.0 nalogue and digital inputs with options for FET outputs Port 00v.0 igital inputs with optional FET

More information

INTEL PINETRAIL Platform F10T. Notes: Version : A Drawing by :Wain

INTEL PINETRAIL Platform F10T. Notes: Version : A Drawing by :Wain over sheet LOK_IRM MU_&_IRQ_ROUTIN POWER_ON_EQUENE POWER_lock POWER_UET POWER_EQUENE LOK_EN PU PU N N N N N N R_OIMMO R_TEMINTION L_ON RT IHM IHN IHM IHM U_PORT H MINIR MOEM ON LN RIHO RIHO RU L OE UIO

More information

F3T Block Diagram. CPU S1g1 DDR2-667 PAGE 2,3,4. H.T 800 MHz C51MV PCIE *1 PCIE *1 PAGE 9,10,11,12,13 H.T MCP51 USB SATA USB 2.

F3T Block Diagram. CPU S1g1 DDR2-667 PAGE 2,3,4. H.T 800 MHz C51MV PCIE *1 PCIE *1 PAGE 9,10,11,12,13 H.T MCP51 USB SATA USB 2. FT lock iagram R M* R M* R M* R M* PE PU VORE PE,, PU g R- ual hannel R PE, O-IMM X bit H.T 00 MHz Power On equence PE LV & INV PE RT & TV OUT PE VI M PE,,,,,, PIE * MV PE,0,,, PIE * PIE * U PE MINI R

More information

C90S C90S CLOCK GEN ICS9LPR363AGLF-T P.03 CPU THERMAL CONTROL. MXM Interface NORTH DDR2 SO-DIMM0 BRIDGE DDR2 SO-DIMM1 SOUTH BRIDGE EC ITE IT8511EP.

C90S C90S CLOCK GEN ICS9LPR363AGLF-T P.03 CPU THERMAL CONTROL. MXM Interface NORTH DDR2 SO-DIMM0 BRIDGE DDR2 SO-DIMM1 SOUTH BRIDGE EC ITE IT8511EP. 0 00_00_000 LOK iagram HITORY Power equence LKEN-ILPRLF-T N-_ N-_ N-_ N-_ N-_ 0 L- L- L- L- RII_-IMMs RII_-Termination MXM Interface MXM Power & N NIO_-LV & Inverter NIO_-RT 0 NIO_-VIEO NIO_-HMI onnector

More information

Alba Discrete ATI M92-LP gddr2 Schematics ufcpga Mobile Penryn Intel Cantiga-PM + ICH9M REV : SA

Alba Discrete ATI M92-LP gddr2 Schematics ufcpga Mobile Penryn Intel Cantiga-PM + ICH9M REV : SA lba iscrete TI M-LP gr chematics ufp Mobile Penryn Intel antiga-pm + IHM 00-0- REV : : Nopop omponent M : Pop when antiga is M PM : Pop when antiga is PM /P : OM control if antiga is PM Wistron

More information

Z62Ha CPU. Card Reader TPM 1.2 GIGA LAN NEWCARD DDR2 SO-DIMM1 DDR2 SO-DIMM2 AZALIA CODEC CLOCK GEN MDC CONN. DDR2 32MX16M X4. Touch Pad.

Z62Ha CPU. Card Reader TPM 1.2 GIGA LAN NEWCARD DDR2 SO-DIMM1 DDR2 SO-DIMM2 AZALIA CODEC CLOCK GEN MDC CONN. DDR2 32MX16M X4. Touch Pad. lock iagram R MXM X L RT Internal K Touch Pad ynaptics TI PU M- ebug onnector TPM. INFINEON L PU MEROM ocket-p NORTH RIE I OUTH RIE R single hannel- R single hannel- MUTIOL MHz ITP ONN. LOK EN I LPR00

More information

PCB NO. DM205A SOM-128-EX VER:0.6

PCB NO. DM205A SOM-128-EX VER:0.6 V. M0 M M M M M M M MQM0 MQS0N MQS0P M M M0 M M M M M MQM MQSN MQSP U RM R0 Q00 M0 U Q0 M T Q0 M R Q0 M U Q0 M U Q0 M T Q0 M T Q0 M T M0 M U QS0N M U QS0P M0 M W0 Q0 M W Q0 M V0 Q0 M U0 Q M W Q W Q 0 V

More information

C45/C46 Block Diagram

C45/C46 Block Diagram / lock iagram LK EN I LPR.00.00W Mobile PU Merom /., Project code:.u0.00 Project code:.v00.00 P Number : 0 Revision : - YTEM / TP0 INPUT TOUT OUTPUT V_() V_() YTEM / INPUT TOUT OUTPUT 0V_0(.) V_(.) R /

More information

PCIE*16. Ivy Bridge PROCESSOR rpga988b <=8" VCORE,VGFX_CORE B.Schematic Diagrams FDI DMI*4 <=8" <=8" PantherPoint Controller Hub (PCH)

PCIE*16. Ivy Bridge PROCESSOR rpga988b <=8 VCORE,VGFX_CORE B.Schematic Diagrams FDI DMI*4 <=8 <=8 PantherPoint Controller Hub (PCH) chematic iagrams ystem Block iagram UIO BOR PHONE JK x, UB x P0 O BOR P0EM hief River ystem Block iagram V,V HEET 0 V,.V,V,V,.V P0 LIK & F/P BOR POWER LE BOR Function LE BOR Indicatory LE BOR MXM.0 ep

More information

RSC CHIP VDD P05 P03 P01 P04 VDD GND PWM0 AVDD VDD AVDD P0-2 P0-5 P0-1 P0-6 P0-4 P0.3 GND P00. Y1 3.58MHz P00 P01 AGND P01 P00 P02 P02 P07 P0-0 P0-7

RSC CHIP VDD P05 P03 P01 P04 VDD GND PWM0 AVDD VDD AVDD P0-2 P0-5 P0-1 P0-6 P0-4 P0.3 GND P00. Y1 3.58MHz P00 P01 AGND P01 P00 P02 P02 P07 P0-0 P0-7 Place as close to pins of U as possible. RS HIP 0-00 RS-x emo/evaluation oard: RS-000 Thursday, ecember, 00 Size ocument Number Rev ate: Sheet of P XI P0 P0 P0 P0 P00 PN P0 P0 P0 P0 P0 P0 P0 P0 P XO -XM

More information

ACER_BAP31 MAIN BOARD INVENTEC ACER_JM31 CODE EE DATE POWER DATE DRAWER DESIGN CHECK RESPONSIBLE TITLE

ACER_BAP31 MAIN BOARD INVENTEC ACER_JM31 CODE EE DATE POWER DATE DRAWER DESIGN CHECK RESPONSIBLE TITLE ER_P MIN OR 00.. Tuesday, March 0, 00 TE HNE NO. X0 REV EE TE POWER TE RWER EIN HEK REPONILE IZE= VER: FILE NME: XXXX-XXXXXX-XX P/N XXXXXXXXXXXX INVENTE ER_JM OE IZE O.NUMER REV --00-L X0 X0 HEET . chematic

More information

CPU. Diamondville FCBGA437. FSB533/400MHz NORTH LVDS BRIDGE 945GSE RGB. x2 DMI SOUTH BRIDGE LPC ICH7-M. Touch Pad PCIE USB USB_P1/2/3 USB_P4 USB_P7

CPU. Diamondville FCBGA437. FSB533/400MHz NORTH LVDS BRIDGE 945GSE RGB. x2 DMI SOUTH BRIDGE LPC ICH7-M. Touch Pad PCIE USB USB_P1/2/3 USB_P4 USB_P7 0_lock iagram 0_ystem etting 0_Power equence 0_lock en_ilpr 0_iamondville_U 0_iamondville_PWR 0_N-M(HT) 0_N-M(MI) 0_N-M(RPHI) 0_N-M(R) _N-M(PWR) _N-M(PWR) _N-M() _-IHM(PWR) _-IHM() _-IHM() _-IHM() _R IMM

More information

XDP. Webcam AU6433-GBL. USB 480Mb/s. PCIE BUS 100MHz PCIE BUS XDP SIO11

XDP. Webcam AU6433-GBL. USB 480Mb/s. PCIE BUS 100MHz PCIE BUS XDP SIO11 P- Revision:. PE TTLE LOK RM HNE HTORY - HNE HTORY - HNE HTORY - LOK TRUTON NL&REET MP POWER FLOW POWER TRUTON 9 ~ POWER EQUENE andy ridge L- PLTRT_PU# R HNNEL R HNNEL 9 ~9 R TERMNTON & XXXXX ougar Point

More information

Headers for all pins sorted by pin no. (unpopulated) TSX-1001 Cortex-M0. Oscillator 44MHz

Headers for all pins sorted by pin no. (unpopulated) TSX-1001 Cortex-M0. Oscillator 44MHz V V Way type onnector US Type onnector x.v.v Regulators Headers for all pins sorted by pin no. (unpopulated) Prototyping area with power and GNs (unpopulated) RS Transceiver US to Serial onverter Expansion

More information

CPU Yonah Single core Yonah Celeron Page 2. AGTL+ 133/166MHz DDR2 533/667 RC415ME. Page 5,6,7,8,9 PCIE X4 SB600. LPC 33MHz. Debug Conn.

CPU Yonah Single core Yonah Celeron Page 2. AGTL+ 133/166MHz DDR2 533/667 RC415ME. Page 5,6,7,8,9 PCIE X4 SB600. LPC 33MHz. Debug Conn. FR LOK IRM PU Yonah ingle core Yonah eleron Page TL+ MHz LV Page 0 RT Page PIE RME R ingle hannel UL R O-IMM Page,, Page,,,, PIE X MINIR Page 00 LN 000 TTNI L LP MHz ebug onn. Page NEWR Page Page,,,, H

More information

HF SuperPacker Pro 100W Amp Version 3

HF SuperPacker Pro 100W Amp Version 3 HF SuperPacker Pro 00W mp Version Revised 0 0 V Stamps KOOR This is the third generation HF SuperPacker Pro 00W Version home construction project offered by HF Projects. This is a group construction project

More information

LUXOR10FG INVENTEC CHECK MODEL,PROJECT,FUNCTION RESPONSIBLE Everest Main Board. HSF Property:ROHS or Halogen-Free(5L3?

LUXOR10FG INVENTEC CHECK MODEL,PROJECT,FUNCTION RESPONSIBLE Everest Main Board. HSF Property:ROHS or Halogen-Free(5L3? THI RW N PEIFITION,HERE,RE THE PROPERTY OF VENTE ORPORTION N HLL NOT E REPOUE,OPIE,OR UE WHOLE OR PRT THE I FOR THE MNUFTURE OR LE OF ITEM WITH WRITTEN PERMIION,VENTE ORPORTION,00 LL RIHT REERVE. F HF

More information

NV11,4Mx16 DDR, RGB, INTERNAL DVI-I, AGP.

NV11,4Mx16 DDR, RGB, INTERNAL DVI-I, AGP. . NV.V 00PF 00PF 00PF 0.UF 0.UF 0.UF 0.UF 0UF 0UF 0 0.UF 0.UF.V TO- -pin package Semtech Z, Unisem US0 00 NV O- RG-PWR-IN.V@ /- 0mV 0UF 00PF 00PF 0 00PF 0UF 00PF 0UF 0 0.UF 0 00PF 0.UF 0 O0 U POWR SNS

More information

CPU Diamondville N270 & N280 NORTH BRIDGE SOUTH BRIDGE. SATA FPC Conn

CPU Diamondville N270 & N280 NORTH BRIDGE SOUTH BRIDGE. SATA FPC Conn 0_lock iagram 0_ystem etting 0_Power equence 0_lock en_ipr 0_iamondville_U 0_iamondville_PWR 0_N-M(OT) 0_N-M(MI) 0_N-M(RPI) 0_N-M(R) _N-M(PWR) _N-M(PWR) _N-M() _-IM(PWR) _-IM() _-IM() _-IM() _R OIMM _R_Termination

More information

Generated by Foxit PDF Creator Foxit Software For evaluation only.

Generated by Foxit PDF Creator Foxit Software   For evaluation only. I_ST I_SLK K_% R K_% R L_0 L_ L_ L_ KEY TON_STHL /F NN_ NN_ P M VS OUTL P OUTR VR MIIN VREF V HOSI LOSI R X pf LOSO.KHZ M_% pf HOSO X pf MHz HOSI 0 pf POWER Generated by Foxit PF reator Foxit Software

More information

W7J: YONAH/CALISTOGA-PM/G72M BLOCK DIAGRAM

W7J: YONAH/CALISTOGA-PM/G72M BLOCK DIAGRAM WJ: YONH/LITO-PM/M LOK IRM PE LOK EN. I0 PE 0 MI PREMP & INT MI PE 0, PE PE PE R VRM* F TV OUT ZLI M PE LV RT ZLI L0 UIO_MP & INT PK PE PE PE nvii M PE,,,0,, PIF JK zalia PIE LP T PE,, PE,,,,0,, Yonah

More information

G D8V_S3 667/8000MHz WXGA/SXGA+ LVDS. New card G577 USB 2.0. ACPI in 1 TRL8101E 23 PCI-E / USB 2.0 LPC BUS KBC.

G D8V_S3 667/8000MHz WXGA/SXGA+ LVDS. New card G577 USB 2.0. ACPI in 1 TRL8101E 23 PCI-E / USB 2.0 LPC BUS KBC. E YTEM / Project code: TP P0 lock iagram YTEM / Mobile PU PWQI LK EN. ILPRYLFT-P RTMT-0-V-RT HOT U Penryn, /00/0MHz@.0V Line Out odec H udio PI-E/U.0 L IHM New card PIe ports MI In PI/PI RIE M/M Pro/ U.0

More information

SJM40-DISCRETE-BGA PRE-MP BUILD

SJM40-DISCRETE-BGA PRE-MP BUILD THI RAWIN AN PECIFICATION, HEREIN, ARE THE PROPERTY OF CORPORATION AN HALL NOT BE REPOUCE, COPIE, OR UE IN WHOLE OR IN PART A THE BAI FOR THE MANUFACTURE OR ALE OF ITEM WITHOUT WRITTEN PERMIION, CORPORATION

More information

Preface. Notebook Computer W330SU2. Service Manual. Preface

Preface. Notebook Computer W330SU2. Service Manual. Preface W0U Preface Notebook omputer W0U ervice Manual Preface I Preface Notice The company reserves the right to revise this publication or to change its contents without notice. Information contained herein

More information

Preface. Notebook Computer W370SS. Service Manual. Preface

Preface. Notebook Computer W370SS. Service Manual. Preface W0 Preface Notebook omputer W0 ervice Manual Preface I Preface Notice The company reserves the right to revise this publication or to change its contents without notice. Information contained herein is

More information

20-JUNE-14 SCHEMATIC HSC REV. DRAWING NO.

20-JUNE-14 SCHEMATIC HSC REV. DRAWING NO. THI RWING I THE PROPERTY OF NLOG EVIE IN. IT I NOT TO E REPROUE OR OPIE, IN WHOLE OR IN PRT, OR UE IN FURNIHING INFORMTION TO OTHER, OR FOR NY OTHER PURPOE ETRIMTL TO THE INTERET OF NLOG EVIE. THE EQUIPMT

More information

MT9V128(SOC356) 63IBGA HB DEMO3 Card

MT9V128(SOC356) 63IBGA HB DEMO3 Card MT9V(SO) IG H MO ard Page escription Page lock iagram Pinout Sensor Power Supply VideoOut_lock_Reset xternal Interface Rev Who ate escription Rev 0.0 jwrede 0/0/0 ase Schematic for ustom esign Rev 0. aralex

More information

J1B B1 B3 B5 B7 B9 B11 B13 B15 B17 B19 B21 B23 B25 B27 B29 B31 B33 B35 B37 B39 B41 B43 B45 B47 B49 B51 B53 B55 B57 VCC VCC USB_DET

J1B B1 B3 B5 B7 B9 B11 B13 B15 B17 B19 B21 B23 B25 B27 B29 B31 B33 B35 B37 B39 B41 B43 B45 B47 B49 B51 B53 B55 B57 VCC VCC USB_DET GP0 GP0 GP0 P0 GP0 GP GP GP GP GP GP GP P GP0 GP GP GP GP GP GP GP GP0 GP GP GP GP GP GP GP GP0 GP GP GP GP GP GP GP GP0 GP GP GP GP GP GP GP GP00 UINO ONE PIN EFINE GP0 GP GP GP GP GP GP GP GP0 GP GP

More information

ZYA SYSTEM BLOCK DIAGRAM

ZYA SYSTEM BLOCK DIAGRAM ZY SYSTEM LOK IGRM GPU ORE PWR ISL P HRGER ISL P GPU IO PWR ISL P /V SYS PWR P RT X'TL.MHz LOK GENERTOR SELGO: SLGSPV P LK: MHz PEG_LK: MHz PLL_REF_SSLK: MHz intel Fan river (PWM Type) P

More information

8V Title SCHEMATIC, 8V89317EVB REV A. Date: Friday, June 14, Power Supply. XTAL Interface. 12.8MHz TCXO/OCXO LED Status IN1 OUT1

8V Title SCHEMATIC, 8V89317EVB REV A. Date: Friday, June 14, Power Supply. XTAL Interface. 12.8MHz TCXO/OCXO LED Status IN1 OUT1 isclaimer: IT is providing this schematic for reference purposes only. lthough the schematic was taken from a known working design, it is being provided "as is" without any express or implied warranty

More information

T76S: MEROM/965-PM/ICH8-M/NB8M-SE BLOCK DIAGRAM

T76S: MEROM/965-PM/ICH8-M/NB8M-SE BLOCK DIAGRAM TS: MEROM/-PM/IH-M/NM-SE LOK IRM LOK EN. ISLPRLF-T R VRM*(X) Merom PE ufp FN Thermal sensor F PE PE,, PE FS 00 MHz LVS nvii NM-SE PE RT PE POWER RESTLINE PM PIE * PE ~ R-II SO-IMM R MHz VORE PE 0 SYSTEM

More information

PCLKS SYNCHS PDATS[3:0] PCODES[3:0] STATCLKS CMDCLKS PCLKW SYNCHW PDATW[3:0] PCODEW[3:0] Sheet_2 CMDCLKS STATCLKW CMDDATW STATDATW PDACK[1:0]

PCLKS SYNCHS PDATS[3:0] PCODES[3:0] STATCLKS CMDCLKS PCLKW SYNCHW PDATW[3:0] PCODEW[3:0] Sheet_2 CMDCLKS STATCLKW CMDDATW STATDATW PDACK[1:0] STTTW STTLKW POW[:0] PTW[:0] SYNHW PLKW Sheet_ STTTS STTLKS POS[:0] PTS[:0] SYNHS PLKS Sheet_ Spareates PLKS SYNHS PTS[:0] POS[:0] STTLKS STTTS MLKS MTS Sheet_ PLKW PLKS SYNHW SYNHS PTW[:0] PTS[:0] POW[:0]

More information

Preface. Notebook Computer W230ST. Service Manual. Preface

Preface. Notebook Computer W230ST. Service Manual. Preface W0T Preface Notebook omputer W0T ervice Manual Preface I Preface Notice The company reserves the right to revise this publication or to change its contents without notice. Information contained herein

More information

AMD CPU S1g1 ATI RS690M ATI SB600

AMD CPU S1g1 ATI RS690M ATI SB600 .'' active matrix color TFT.'' WX/WX ual hannel LV I/F PE PE PE RT TV OUT VI PE KEYP MTRIX PE PE LE ontrol, uage PE PE PE PE V VORE PE 0 PU VORE PE,, M Turion Mobile ual ore(taylor, pin,w,r,tl-0///0) M

More information

[AKD5384] AK5384 Evaluation Board Rev.A

[AKD5384] AK5384 Evaluation Board Rev.A HI KI [K8] K8 K8 valuation oar Rev. GNRL RIPTION K8 is an evaluation boar for the igital auio bit 9k ch / converter, K8. The K8 inclues the input circuit an also has a igital interface transmitter. urther,

More information

R&D Division. Board name : Mother Board Schematic Project : Z11D (Santa Rosa) Version : 0.4 Initial Date : March 02, Inventec Corporation

R&D Division. Board name : Mother Board Schematic Project : Z11D (Santa Rosa) Version : 0.4 Initial Date : March 02, Inventec Corporation Inventec orporation R& ivision oard name : Mother oard chematic Project : Z (anta Rosa) Version : 0. Initial ate : March 0, 00 Inventec orporation F, No., ection, Zhongyang outh Road eitou istrict, Taipei

More information

Extreme/Meron 2M/4M SV FSB:667 or 800 MHz 4~7. Host BUS 667/800MHz. PCIe x16 8~14. DMI I/F 100MHz. USB 2.0 USB x 427 SATA PATA PCI/PCI BRIDGE 22~25

Extreme/Meron 2M/4M SV FSB:667 or 800 MHz 4~7. Host BUS 667/800MHz. PCIe x16 8~14. DMI I/F 100MHz. USB 2.0 USB x 427 SATA PATA PCI/PCI BRIDGE 22~25 LT- lock iagram YTEM / TP0 INPUT OUTPUT 0 /MM M/M Pro/x 0 RJ ONN EXT MI LK EN ILPR Thermal ensor/ Fan control MT RII / RII / lot lot Ricoh R ardreader OROM M0/M 0/00M/000M TLE RJ ML0 ONN RELTEK H UIO OE

More information

SW9 (14") BLOCK DIAGRAM

SW9 (14) BLOCK DIAGRAM P STK UP L is. & UM SW (") LOK IGRM 0 LYER : TOP LYER : SGN LYER : IN LYER : IN LYER : V LYER : OT RIII-SOIMM PGE RIII-SOIMM PGE RIII 00/0 MT/s MT/s F only RIII 00/0 MT/s MT/s F only PU rrandale nm processor

More information

Model : M30EI0. Mobile Dothan with INTEL 915GM / ICH6-M Chipset

Model : M30EI0. Mobile Dothan with INTEL 915GM / ICH6-M Chipset Revision History / ORIINL RELEE Model : MEI Mobile othan with INTEL M / IH-M hipset P INEX P YTEM LOK IRM P POWER IRM & EQUENE P PIO & POWER ONUMPTION P PU anias/othan-/ P PU anias/othan-/ P LOK EN I P

More information

P901 CPU CLOCK GEN ICS9LPR G NORTH SODIMM 200P BRIDGE. AZALIA CODEC Realtek ALC269 SOUTH BRIDGE MDC MINICARD. Card Reader Alcor AU6336

P901 CPU CLOCK GEN ICS9LPR G NORTH SODIMM 200P BRIDGE. AZALIA CODEC Realtek ALC269 SOUTH BRIDGE MDC MINICARD. Card Reader Alcor AU6336 0_lock iagram 0_ystem etting 0_Power equence 0_lock en_ilpr 0_iamondville_U 0_iamondville_PWR 0_N-M(HT) 0_N-M(MI) 0_N-M(RPHI) 0_N-M(R) _N-M(PWR) _N-M(PWR) _N-M() _-IHM(PWR) _-IHM() _-IHM() _-IHM() _R IMM

More information

RF_3_SHUTD_0 RF_4_SHUTD_0 RF_3_SHUTD_1 RF_4_SHUTD_1 RF_3_GPIO_2 RF_4_GPIO_2 RF_3_GPIO_3 RF_I2C_SDA RF_I2C_SCL RF_4_GPIO_3 RF_1_SHUTD_0 PORT_EXP

RF_3_SHUTD_0 RF_4_SHUTD_0 RF_3_SHUTD_1 RF_4_SHUTD_1 RF_3_GPIO_2 RF_4_GPIO_2 RF_3_GPIO_3 RF_I2C_SDA RF_I2C_SCL RF_4_GPIO_3 RF_1_SHUTD_0 PORT_EXP R HUT_0 R HUT_0 R HUT_ R HUT_ R PIO_ R PIO_ R PIO_ R PIO_ R HUT_0 R HUT_0 R HUT_ R HUT_ R PIO_ R_IO_[0:] R PIO_ E_T_TO_E_RT E_T_TO_E_RT MVRK_E MO_EL MVRK_E MO_EL E_RT_TO_E_T MVRK_E MO_EL MVRK_E MO_EL E_RT_TO_E_T

More information

SCHEMATIC REV. DRAWING NO RELAY CONTROL CHART A A DE N V C L O REVISIONS

SCHEMATIC REV. DRAWING NO RELAY CONTROL CHART A A DE N V C L O REVISIONS THI RWIN I THE PROPERTY OF NLO EVIE IN. IT I NOT TO E REPROUE OR OPIE, IN WHOLE OR IN PRT, OR UE IN FURNIHIN INFORMTN TO OTHER, OR FOR NY OTHER PURPOE ETRIMENTL TO THE INTERET OF NLO EVIE. THE EQUIPMENT

More information

Preface. Notebook Computer W355SSQ. Service Manual. Preface

Preface. Notebook Computer W355SSQ. Service Manual. Preface WQ Preface Notebook omputer WQ ervice Manual Preface I Preface Notice The company reserves the right to revise this publication or to change its contents without notice. Information contained herein is

More information

G HDMI 4, 5. DVI ATI M76-M PCI-EG. Page.44~50 LAN 10/100/1000 PCI-E6. INTEL 82566MM Page.23,24 PCI-E3 PCI-E4 /USB 2.

G HDMI 4, 5. DVI ATI M76-M PCI-EG. Page.44~50 LAN 10/100/1000 PCI-E6. INTEL 82566MM Page.23,24 PCI-E3 PCI-E4 /USB 2. R lock iagram LK EN. / MHz R MI In x I LPR / MHz odec L /MHz ZLI OP MP Q INT.PKR x OK E R PI-E PI-Express U.0 PORT/PORT Repeater/ PIEQX0 ock Port x Jack In x RJ- Ethernet Port x HMI x RT x U.0 x udio In

More information

B0549-SCH-01 RD VEGA STDP4028 (DVI to DPTx) Reference Design PCB# Revision History

B0549-SCH-01 RD VEGA STDP4028 (DVI to DPTx) Reference Design PCB# Revision History 0-SH-0 R-0 VEG STP0 (VI to PTx) Reference esign P# 00- Revision History SHEMTI SHEET ate uthor Version omments 0. ontents, Revision History Sept., 00 Tony W. Rev. Initial schematic. 0. Overview Oct., 00

More information

Yonah/RC410MD/IXP450 BLOCK DIAGRAM

Yonah/RC410MD/IXP450 BLOCK DIAGRAM YonahR0MIXP0 LOK IRM, Yonah M ufp LOK EN. I Thermal ensor (MX) LV & INV. on 0 HOT U TL.0V,00MHZ IN Jack, FN on RT on R0M,,, -link UL R O-IMM, POWER ON KTs, U X U.0 IE U 0 PI_U RU RIOH R 0 RU LOT V, V VPP,

More information

EDP-AM-DIO54 Digital IO Module User Manual. This document contains information on the DIO54 digital IO module for the RS EDP system.

EDP-AM-DIO54 Digital IO Module User Manual. This document contains information on the DIO54 digital IO module for the RS EDP system. P-M-IO igital IO Module User Manual This document contains information on the IO digital IO module for the RS P system. Version v.0, 0/0/00 P-M-IO Manual ontents. igital IO Module. igital Outputs.... Using

More information

PCIextend 174 User s Manual

PCIextend 174 User s Manual PIextend 7 User s Manual Preliminary M6- February Sycard Technology 8-F Miraloma Way Sunnyvale, 98 (8) 79- (8) 79- FX PIextend 7 User s Manual Page. Introduction Sycard Technology's PIextend 7 PI extender

More information

Zidane-UMA (PGA) MV Build 2010/03/15. INVENTEC TITLE. MR133I-UMA Project Name

Zidane-UMA (PGA) MV Build 2010/03/15.  INVENTEC TITLE. MR133I-UMA Project Name THI RAWIN AN PECIFICATION, HEREIN, ARE THE PROPERTY OF CORPORATION AN HALL NOT BE REPOUCE, COPIE, OR UE IN WHOLE OR IN PART A THE BAI FOR THE MANUFACTURE OR ALE OF ITEM WITHOUT WRITTEN PERMIION, CORPORATION

More information

DDR Page 3 ~ 6 15W: 3.2GT/S 12W&9W: 2.0GT/S AMD RS880M. Page 10 ~ 18 EC KB3310 Page 30 ~ 31 AMD SB710. Page 20 ~ 28. SATA SATA HDD Page 51

DDR Page 3 ~ 6 15W: 3.2GT/S 12W&9W: 2.0GT/S AMD RS880M. Page 10 ~ 18 EC KB3310 Page 30 ~ 31 AMD SB710. Page 20 ~ 28. SATA SATA HDD Page 51 T LOK IRM M PU W/W/W HT.0 /.0 Page ~ W:.T/ W&W:.0T/ R 00 ingle hannel R O-IMM Page ~ LK EN Page FN + ENOR Page 0 ischarge Page LV Page HMI RT M R0M K Page IO OR PI-E PIE X Page 0 ~ E K0 Page 0 ~ U.0 X

More information

CD-DET TP5_CS- LCDPWR RFPWR CHPD5 GP05 GP25 RST5 L13 D12 D11 D10 LCD_MISO LCD5_MOSI LCD5_SCK SD5_CS- LCD_MISO LCD5_MOSI LCD5_SCK SD5_CS-

CD-DET TP5_CS- LCDPWR RFPWR CHPD5 GP05 GP25 RST5 L13 D12 D11 D10 LCD_MISO LCD5_MOSI LCD5_SCK SD5_CS- LCD_MISO LCD5_MOSI LCD5_SCK SD5_CS- SPST SW L 0uH.uF TP HEER NO STUFF TP 0 HEER NO STUFF TP TP pf Y.uF.uF 0 HEER NO STUFF 0 HEER NO STUFF MHz, 0ppm pf.uf (OUT) (IN) R 0K /W % 0uF OUT OUT OUT OUT KLT L 0 L_MISO L_MOSI L_SK S_S- L_S- L_- L_

More information

Auburndale / Arrandale

Auburndale / Arrandale LL Intel alpella Platform with iscrete GFX POWER /TT ONNETOR PG R - SOIMM0 R - SOIMM PG PG TT HRGER RUN POWER SW VSUS, VSUS, V_S, V_S +V, +V PG ischarge PG PG 0 ual hannel R 00/0.V uburndale / rrandale

More information

AXM88180-EVB-RTL8211E-1 SMDK2440 Demo Board Schematic Index

AXM88180-EVB-RTL8211E-1 SMDK2440 Demo Board Schematic Index XM0-EV-RTLE- SMK0 emo oard Schematic Index Page : Schematic Index (This Page) Page : RTLE GigaPHY MHz rystal RJ- Transformer Page : Host Interface onnector Power Page : History Page : X0 EEPROM Note:.Please

More information

UM9 UMA SYSTEM DIAGRAM

UM9 UMA SYSTEM DIAGRAM +V/+V +.V PG. PG. PU ore PG. +.0_PH PG. +.V/+0.V PG. +.0VTT PG. UM VGORE harger PG. PG. LN LNE theros/r 0/00 board P K PG. PG. PG. R hannel PORT FI UM UM SYSTEM IGRM SOIMM Max. G SOIMM Max. G K TP M ROM

More information

P a g e 5 1 of R e p o r t P B 4 / 0 9

P a g e 5 1 of R e p o r t P B 4 / 0 9 P a g e 5 1 of R e p o r t P B 4 / 0 9 J A R T a l s o c o n c l u d e d t h a t a l t h o u g h t h e i n t e n t o f N e l s o n s r e h a b i l i t a t i o n p l a n i s t o e n h a n c e c o n n e

More information

2007/7/15. DDR2 x 1. DDR2 x 1 SATA1. 4 x SATA150,300 ports SATA2 SATA3 SATA4 IDE X1. USB2.0 8 ports WIFI. BIOS Flash ROM (SPI)

2007/7/15. DDR2 x 1. DDR2 x 1 SATA1. 4 x SATA150,300 ports SATA2 SATA3 SATA4 IDE X1. USB2.0 8 ports WIFI. BIOS Flash ROM (SPI) PI-EX x lot ch udio PI-EX x lot LN THERO RELTEK L PI lot PI lot V PKPL-VM/I PI-EX x PI-EX x PI-EX x zalia V PI U MHz Intel L Pentium (90/nm).Hz PU Intel MH earlake (North ridge) F 00/0/MHz MI U Intel IH

More information

FOXCONN Title. Schematics Page Index (Title / Revision / Change Date) Project Code & Schematics Subject:

FOXCONN Title. Schematics Page Index (Title / Revision / Change Date)   Project Code & Schematics Subject: Page of chematics Page 0 chematics Page Index 0 lock iagram 0 Penryn(HOT U) / 0 Penryn(HOT U) / 0 Penryn (Power/nd) / 0 LOK N 0 antiga (HOT) / 0 antiga (MI) / 0 antiga (RPHI) / 0 antiga (RII) / antiga

More information

ZCRMZN00100KITG. Crimzon Development Board Kit. Product User Guide. Introduction. Kit Contents. Applying Power to Development Board

ZCRMZN00100KITG. Crimzon Development Board Kit. Product User Guide. Introduction. Kit Contents. Applying Power to Development Board ZRMZN0000KITG rimzon evelopment oard Kit PUG000-0 Product User Guide Introduction Zilog s ZRMZN0000KITG rimzon evelopment oard Kit is designed for use as a target with the rimzon In-ircuit Emulator (ZRMZNIE0ZEMG).

More information

F5Z REV 2.0 BLOCK DIAGRAM

F5Z REV 2.0 BLOCK DIAGRAM FZ REV.0 LOK IRM M PU g Page ~ R 00-00 ual hannel R O-IMM X Page ~ HMI Page HT.0.HZ LV Page RT Page PI-E M R0M Page TVR MINIR PI-E LN RTL Page Page ~ NEWR Page T H Page 0 ~ Page T PIE X M 00 U Page 0 ~

More information

EFM8BB3 USB Type-C 60 W Charger. Revision History. Board Function. Rev. Description. Title Page. A00 Prototype version. EFM8BB3 & User Interface

EFM8BB3 USB Type-C 60 W Charger. Revision History. Board Function. Rev. Description. Title Page. A00 Prototype version. EFM8BB3 & User Interface EFM US Type- 0 W harger History oard Function Title Page EFM & User Interface oard Power Page Rev. escription 00 Prototype version. 0 Initial release version. VUS Voltage Regulator ebug MU ebug Misc. P

More information

Revisions. 2 Notes. 4 FXLC95000CL / MCU Circuit 5 Power and Battery Charger Circuit. KITFXLC95000EVM Drawn by:

Revisions. 2 Notes. 4 FXLC95000CL / MCU Circuit 5 Power and Battery Charger Circuit. KITFXLC95000EVM Drawn by: Table of ontents Notes lock iagram FXL000L / MU ircuit Power and attery harger ircuit Rev escription Revisions Original Release Remove signal line U- pin and add additional signal line between J-pin0 and

More information

Preface. Notebook Computer WA50SFQ. Service Manual. Preface

Preface. Notebook Computer WA50SFQ. Service Manual. Preface W0FQ Preface Notebook omputer W0FQ ervice Manual Preface I Preface Notice The company reserves the right to revise this publication or to change its contents without notice. Information contained herein

More information

Model Name: 8I945AE-AE Revision 1.1

Model Name: 8I945AE-AE Revision 1.1 Model Name: IE-E Revision. HEET TITLE HEET TITLE 0 0 0 0 0 0 0 0 0 0 0 OVER HEET LOK IRM OM & P MOIFY HITORY P_L_ P_L_ P_L_ P_L_,E,F, MH-LKEPORT_HOT MH-LKEPORT_RII MH-LKEPORT_PI E, MI MH-LKEPORT_INT V

More information

R12 INTEL UMA/DISCRETE SYSTEM DIAGRAM

R12 INTEL UMA/DISCRETE SYSTEM DIAGRAM R INTEL UM/ISRETE SYSTEM IGRM +V/+V PG. +.VTT/+.V PG. PU ore PG. VGore/+.V PG. +.VSUS harger PG. PG. ischarger PG. UM VGORE LN ard reader RTS-GR / PG. PG. LN LN RTSEH / K SOIMM Max. G PG. SOIMM Max. G

More information

PTN3356 Evaluation and Applicaiton Board Rev. 0.10

PTN3356 Evaluation and Applicaiton Board Rev. 0.10 E PTN Evaluation and pplicaiton oard Rev. 0.0 REVISION STORY : ------------------------------------- 0. June 0, 0 - ase on PTN_ONLY_REV.SN 0. July, 0 - OM changes due to long lead time items, LEs 0. July,

More information

Preface. Notebook Computer N150SC / N150SD. Service Manual. Preface

Preface. Notebook Computer N150SC / N150SD. Service Manual. Preface eurocom shark Preface Notebook omputer N0 / N0 ervice Manual Preface I Preface Notice The company reserves the right to revise this publication or to change its contents without notice. Information contained

More information

All use SMD component if possible

All use SMD component if possible R0 0K MF SW0 NEXT R0 0R LE0 STNY & POWER ON GN R0 SW0 PREV R 0 MF R 0 MF R 0K MF R0 K MF SW0 FF GN SNP OFF OR GN Q0 S Q0 S LE R k R k 00n R 0K MF M0 R0 K MF SW0 FR +V() Q0 R 0K MF GN R0 0 R 0 GN VF_on_off

More information

CPU T2060 4xx,5xx Series PAGE 2,3. FSB 533MHz. GMCH-M Calistoga 943GML B0:02G PAGE 6,7,8,9,10,11 DMI Interface PCIE *1 ICH7-M PCIE *1

CPU T2060 4xx,5xx Series PAGE 2,3. FSB 533MHz. GMCH-M Calistoga 943GML B0:02G PAGE 6,7,8,9,10,11 DMI Interface PCIE *1 ICH7-M PCIE *1 TERE lock iagram PE FN ENR M0RMZ PE, PU T00 xx,xx eries PE PE LK EN 0 HRER RUT F MHz Power n equence PE 0 TP PE PE LV & NV RT MH-M alistoga ML 0:00000 PE,,,,0, M nterface R-MHz ual hannel R PE,, -MM X

More information

REVISION HISTORY DESCRIPTION INITIAL SCHEMATIC AIY REMOVED ANALOG SWITCHES CHANGED FEEDBACK

REVISION HISTORY DESCRIPTION INITIAL SCHEMATIC AIY REMOVED ANALOG SWITCHES CHANGED FEEDBACK REVISION HISTORY Notes - Unless otherwise noted. Resistances values in Ohms. apacitance values in micrarads (uf). ll 0.uF and 0.0uF capactors are decoupling and should be placed near the I they are shown

More information

Model Name: 965P-DQ6. Revision 1.01F

Model Name: 965P-DQ6. Revision 1.01F Model Name: P-Q HEET TITLE Revision.0F HEET TITLE 0 0 0 0 0 0 0 0 0 0 0 OVER HEET OM & P MOIFY HITORY LOK IRM POWER MP P_L_ P_L_ P_L_ P_L_ MH-ROWTER_HOT MH-ROWTER_RII MH-ROWTER_PI E, MI MH-ROWTER_T V MH-ROWTER_

More information

X-USBPD-C-SHIELD. 2 Block Diagram 3 Type-C Connector 4 USB3/USB2 5 PTN5110 PD TCPC 6 Shield Headers 7 PD Source and Sink LS 8 3V3, 5V0, 1V8 Supplies

X-USBPD-C-SHIELD. 2 Block Diagram 3 Type-C Connector 4 USB3/USB2 5 PTN5110 PD TCPC 6 Shield Headers 7 PD Source and Sink LS 8 3V3, 5V0, 1V8 Supplies Table of ontents lock iagram Type- onnector US/US PTN0 P TP Shield Headers P Source and Sink LS V, V0, V Supplies Rev escription ate pproved Prototype Release -Mar- K ring up to NL and make updates requested

More information