CAT25080, CAT Kb and 16-Kb SPI Serial CMOS EEPROM

Size: px
Start display at page:

Download "CAT25080, CAT Kb and 16-Kb SPI Serial CMOS EEPROM"

Transcription

1 8-Kb and 16-Kb SPI Srial CMOS EEPROM Dscription Th CT25080/25160 ar 8 Kb/16 Kb Srial CMOS EEPROM dvics intrnally organizd as 1024x8/2048x8 bits. Thy fatur a 32 byt pag writ buffr and support th Srial Priphral Intrfac (SPI) protocol. Th dvic is nabld through a Chip Slct () input. In addition, th rquird bus signals ar a clock input (), data input () and data output () lins. Th HOLD input may b usd to paus any srial communication with th CT25080/25160 dvic. Ths dvics fatur softwar and hardwar writ protction, including partial as wll as full array protction. Faturs 20 MHz SPI (5 V) Compatibl 1.8 V to 5.5 V Supply Voltag Rang SPI Mods (0,0) & (1,1) 32 byt Pag Writ Buffr Slf timd Writ Cycl Hardwar and Softwar Protction Block Writ Protction Protct 1/4, 1/2 or Entir EEPROM rray Low Powr CMOS Tchnology 1,000,000 Program/Eras Cycls 100 Yar Data Rtntion Industrial and Extndd Tmpratur Rang 8 lad PDIP, IC, TSP and 8 pad TDFN, UDFN Packags Ths Dvics ar Pb Fr, Halogn Fr/BFR Fr, and RoHS Compliant V CC IC 8 V SUFFIX CSE 751BD PDIP 8 L SUFFIX CSE 646 WP V SS PIN CONFIGURTION 1 UDFN 8 HU2 SUFFIX CSE 517W TSP 8 Y SUFFIX CSE 948L TDFN 8* VP2 SUFFIX CSE 511K V CC HOLD PDIP (L), IC (V), TSP (Y), TDFN* (VP2), UDFN (HU2, HU4) PIN FUNCTION UDFN 8 HU4 SUFFIX CSE 517Z * Not rcommndd for nw dsigns WP HOLD CT25080 CT25160 V SS Figur 1. Functional Symbol Pin Nam WP V SS HOLD V CC Function Chip Slct Srial Data Output Writ Protct Ground Srial Data Input Srial Clock Hold Transmission Input Powr Supply Th xposd pad for th TDFN/UDFN packags can b lft floating or connctd to Ground. ORDERING INFORMTION S dtaild ordring and shipping information in th packag dimnsions sction on pag 18 of this data sht. Smiconductor Componnts Industris, LLC, 2012 ugust, 2012 Rv. 8 1 Publication Ordr Numbr: CT25080/D

2 Tabl 1. BLUTE MXIMUM RTINGS Paramtrs Ratings Units Oprating Tmpratur 45 to +130 C Storag Tmpratur 65 to +150 C Voltag on any Pin with Rspct to Ground (Not 1) 0.5 to V CC V Strsss xcding Maximum Ratings may damag th dvic. Maximum Ratings ar strss ratings only. Functional opration abov th Rcommndd Oprating Conditions is not implid. Extndd xposur to strsss abov th Rcommndd Oprating Conditions may affct dvic rliability. 1. Th DC input voltag on any pin should not b lowr than 0.5 V or highr than V CC V. During transitions, th voltag on any pin may undrshoot to no lss than 1.5 V or ovrshoot to no mor than V CC V, for priods of lss than 20 ns. Tabl 2. RELIBILITY CHRCTERISTI (Not 2) Symbol Paramtr Min Units N END (Not 3) Enduranc 1,000,000 Program / Eras Cycls T DR Data Rtntion 100 Yars 2. Ths paramtrs ar tstd initially and aftr a dsign or procss chang that affcts th paramtr according to appropriat EC Q100 and JEDEC tst mthods. 3. Pag Mod, V CC = 5 V, 25 C. Tabl 3. D.C. OPERTING CHRCTERISTI (V CC = 1.8 V to 5.5 V, T = 40 C to +85 C and V CC = 2.5 V to 5.5 V, T = 40 C to +125 C unlss othrwis spcifid.) Symbol Paramtr Tst Conditions Min Max Units I CC Supply Currnt Rad, Writ, V CC = 5.0 V, opn I SB1 Standby Currnt V IN = GND or V CC, = V CC, WP = V CC, V CC = 5.0 V 10 MHz / 40 C to +85 C 2 m 5 MHz / 40 C to +125 C 2 m 2 I SB2 Standby Currnt V IN = GND or V CC, = V CC, WP = GND, V CC = 5.0 V T = 40 C to +85 C 4 T = 40 C to +125 C 5 I L Input Lakag Currnt V IN = GND or V CC 2 2 I LO Output Lakag Currnt = V CC, T = 40 C to +85 C 1 1 V OUT = GND or V CC T = 40 C to +125 C 1 2 V IL Input Low Voltag V CC V V IH Input High Voltag 0.7 V CC V CC V V OL1 Output Low Voltag V CC > 2.5 V, I OL = 3.0 m 0.4 V V OH1 Output High Voltag V CC > 2.5 V, I OH = 1.6 m V CC 0.8 V V V OL2 Output Low Voltag V CC > 1.8 V, I OL = V V OH2 Output High Voltag V CC > 1.8 V, I OH = 100 V CC 0.2 V V Tabl 4. PIN CPCITNCE (Not 2) (T = 25 C, f = 1.0 MHz, V CC = +5.0 V) Symbol Tst Conditions Min Typ Max Units C OUT Output Capacitanc () V OUT = 0 V 8 pf C IN Input Capacitanc (,,, WP, HOLD) V IN = 0 V 8 pf 2

3 Tabl 5..C. CHRCTERISTI Matur Product (T = 40 C to +85 C (Industrial) and T = 40 C to +125 C (Extndd)) (Nots 4, 7) Symbol Paramtr V CC = 1.8 V 5.5 V V CC = 2.5 V 5.5 V T = 40 C to +85 C Min Max Min Max f Clock Frquncy DC 5 DC 10 MHz t SU Data Stup Tim ns t H Data Hold Tim ns t WH High Tim ns t WL Low Tim ns t LZ HOLD to Output Low Z ns t RI (Not 5) Input Ris Tim 2 2 s t FI (Not 5) Input Fall Tim 2 2 s t HD HOLD Stup Tim 0 0 ns t CD HOLD Hold Tim ns t V Output Valid from Clock Low ns t HO Output Hold Tim 0 0 ns t DIS Output Disabl Tim ns t HZ HOLD to Output High Z ns t High Tim ns t S Stup Tim ns t H Hold Tim ns t CNS Inactiv Stup Tim ns t CNH Inactiv Hold Tim ns t WPS WP Stup Tim ns t WPH WP Hold Tim ns t WC (Not 6) Writ Cycl Tim 5 5 ms 4. C Tst Conditions: Input Puls Voltags: 0.3 V CC to 0.7 V CC Input ris and fall tims: 10 ns Input and output rfrnc voltags: 0.5 V CC Output load: currnt sourc I OL max /I OH max ; C L = 50 pf 5. This paramtr is tstd initially and aftr a dsign or procss chang that affcts th paramtr. 6. t WC is th tim from th rising dg of aftr a valid writ squnc to th nd of th intrnal writ cycl. 7. ll Chip Slct () timing paramtrs ar dfind rlativ to th positiv clock dg (Figur 2). t H timing spcification is valid for di rvision C and highr. Th di rvision C is idntifid by lttr C or a ddicatd marking cod on top of th packag. For prvious product rvision (Rv. B) th t H is dfind rlativ to th ngativ clock dg. Tabl 6. POWER UP TIMING (Nots 5, 8) Symbol Paramtr Max Units t PUR Powr up to Rad Opration 1 ms t PUW Powr up to Writ Opration 1 ms 8. t PUR and t PUW ar th dlays rquird from th tim V CC is stabl until th spcifid opration can b initiatd. Units 3

4 Tabl 7..C. CHRCTERISTI Nw Product (Rv D) (T = 40 C to +85 C (Industrial) and T = 40 C to +125 C (Extndd), unlss othrwis spcifid.) (Not 9) V CC = 1.8 V 5.5 V 40 C to +85 C V CC = 2.5 V 5.5 V 40 C to +125 C V CC = 4.5 V 5.5 V 40 C to +85 C Symbol Paramtr Min Max Min Max Min Max Units f Clock Frquncy DC 5 DC 10 DC 20 MHz t SU Data Stup Tim ns t H Data Hold Tim ns t WH High Tim ns t WL Low Tim ns t LZ HOLD to Output Low Z ns t RI (Not 10) Input Ris Tim s t FI (Not 10) Input Fall Tim s t HD HOLD Stup Tim ns t CD HOLD Hold Tim ns t V Output Valid from Clock Low ns t HO Output Hold Tim ns t DIS Output Disabl Tim ns t HZ HOLD to Output High Z ns t High Tim ns t S Stup Tim ns t H Hold Tim ns t CNS Inactiv Stup Tim ns t CNH Inactiv Hold Tim ns t WPS WP Stup Tim ns t WPH WP Hold Tim ns t WC (Not 12) Writ Cycl Tim ms Tabl 8. POWER UP TIMING (Nots 10, 11) Symbol Paramtr Min Max Units t PUR Powr up to Rad Opration ms t PUW Powr up to Writ Opration ms 9. C Tst Conditions: Input Puls Voltags: 0.3 V CC to 0.7 V CC Input ris and fall tims: 10 ns Input and output rfrnc voltags: 0.5 V CC Output load: currnt sourc I OL max /I OH max ; C L = 30 pf 10.This paramtr is tstd initially and aftr a dsign or procss chang that affcts th paramtr. 11. t PUR and t PUW ar th dlays rquird from th tim V CC is stabl at th oprating voltag until th spcifid opration can b initiatd. 12.t WC is th tim from th rising dg of aftr a valid writ squnc to th nd of th intrnal writ cycl. 4

5 Pin Dscription : Th srial data input pin accpts op cods, addrsss and data. In SPI mods (0,0) and (1,1) input data is latchd on th rising dg of th clock input. : Th srial data output pin is usd to transfr data out of th dvic. In SPI mods (0,0) and (1,1) data is shiftd out on th falling dg of th clock. : Th srial clock input pin accpts th clock providd by th host and usd for synchronizing communication btwn host and CT25080/160. : Th chip slct input pin is usd to nabl/disabl th CT25080/160. Whn is high, th output is tri statd (high impdanc) and th dvic is in Standby Mod (unlss an intrnal writ opration is in progrss). Evry communication sssion btwn host and CT25080/160 must b prcdd by a high to low transition and concludd with a low to high transition of th input. WP: Th writ protct input pin will allow all writ oprations to th dvic whn hld high. Whn WP pin is tid low and th WPEN bit in th Status Rgistr (rfr to Status Rgistr dscription, latr in this Data Sht) is st to 1, writing to th Status Rgistr is disabld. HOLD: Th HOLD input pin is usd to paus transmission btwn host and CT25080/160, without having to rtransmit th ntir squnc at a latr tim. To paus, HOLD must b takn low and to rsum it must b takn back high, with th input low during both transitions. Whn not usd for pausing, th HOLD input should b tid to V CC, ithr dirctly or through a rsistor. Functional Dscription Th CT25080/160 dvics support th Srial Priphral Intrfac (SPI) bus protocol, mods (0,0) and (1,1). Th dvic contains an 8 bit instruction rgistr. Th instruction st and associatd op cods ar listd in Tabl 9. Rading data stord in th CT25080/160 is accomplishd by simply providing th RED command and an addrss. Writing to th CT25080/160, in addition to a WRITE command, addrss and data, also rquirs nabling th dvic for writing by first stting crtain bits in a Status Rgistr, as will b xplaind latr. ftr a high to low transition on th input pin, th CT25080/160 will accpt any on of th six instruction op cods listd in Tabl 9 and will ignor all othr possibl 8 bit combinations. Th communication protocol follows th timing from Figur 2. Tabl 9. INSTRUCTION SET Instruction Opcod Opration WREN Enabl Writ Oprations WRDI Disabl Writ Oprations RDSR Rad Status Rgistr WRSR Writ Status Rgistr RED Rad Data from Mmory WRITE Writ Data to Mmory t t CNH t S t WH t WL t H t CNS t SU t H t RI t FI VLID IN t V t V t DIS t HO HI Z VLID OUT HI Z Figur 2. Synchronous Data Timing Status Rgistr Th Status Rgistr, as shown in Tabl 10, contains a numbr of status and control bits. Th RDY (Rady) bit indicats whthr th dvic is busy with a writ opration. This bit is automatically st to 1 during an intrnal writ cycl, and rst to 0 whn th dvic is rady to accpt commands. For th host, this bit is rad only. Th WEL (Writ Enabl Latch) bit is st/rst by th WREN/WRDI commands. Whn st to 1, th dvic is in a Writ Enabl stat and whn st to 0, th dvic is in a Writ Disabl stat. Th BP0 and BP1 (Block Protct) bits dtrmin which blocks ar currntly writ protctd. Thy ar st by th usr with th WRSR command and ar non volatil. Th usr is allowd to protct a quartr, on half or th ntir mmory, by stting ths bits according to Tabl 11. Th protctd blocks thn bcom rad only. 5

6 Tabl 10. STTUS REGISTER WPEN BP1 BP0 WEL RDY Tabl 11. BLOCK PROTECTION BITS BP1 Status Rgistr Bits BP0 rray ddrss Protctd 0 0 Non No Protction : FF 25160: FF Protction Quartr rray Protction : FF 25160: FF : FF 25160: FF Half rray Protction Full rray Protction Tabl 12. WRITE PROTECT CONDITIONS WPEN WP WEL Protctd Blocks Unprotctd Blocks Status Rgistr 0 X 0 Protctd Protctd Protctd 0 X 1 Protctd Writabl Writabl 1 Low 0 Protctd Protctd Protctd 1 Low 1 Protctd Writabl Protctd X High 0 Protctd Protctd Protctd X High 1 Protctd Writabl Writabl 6

7 WRITE OPERTIONS Th CT25080/160 dvic powrs up into a writ disabl stat. Th dvic contains a Writ Enabl Latch (WEL) which must b st bfor attmpting to writ to th mmory array or to th status rgistr. In addition, th addrss of th mmory location(s) to b writtn must b outsid th protctd ara, as dfind by BP0 and BP1 bits from th status rgistr. Writ Enabl and Writ Disabl Th intrnal Writ Enabl Latch and th corrsponding Status Rgistr WEL bit ar st by snding th WREN instruction to th CT25080/160. Car must b takn to tak th input high aftr th WREN instruction, as othrwis th Writ Enabl Latch will not b proprly st. WREN timing is illustratd in Figur 3. Th WREN instruction must b snt prior to any WRITE or WRSR instruction. Th intrnal writ nabl latch is rst by snding th WRDI instruction as shown in Figur 4. Disabling writ oprations by rstting th WEL bit, will protct th dvic against inadvrtnt writs Dashd Lin = mod (1, 1) HIGH IMPEDNCE Figur 3. WREN Timing Dashd Lin = mod (1, 1) HIGH IMPEDNCE Figur 4. WRDI Timing 7

8 Byt Writ Onc th WEL bit is st, th usr may xcut a writ squnc, by snding a WRITE instruction, a 16 bit addrss and data as shown in Figur 5. Only 10 significant addrss bits ar usd by th CT25080 and 11 by th CT Th rst ar don t car bits, as shown in Tabl 13. Intrnal programming will start aftr th low to high transition. During an intrnal writ cycl, all commands, xcpt for RDSR (Rad Status Rgistr) will b ignord. Th RDY bit will indicat if th intrnal writ cycl is in progrss (RDY high), or th dvic is rady to accpt commands (RDY low). Pag Writ ftr snding th first data byt to th CT25080/160, th host may continu snding data, up to a total of 32 byts, according to timing shown in Figur 6. ftr ach data byt, th lowr ordr addrss bits ar automatically incrmntd, whil th highr ordr addrss bits (pag addrss) rmain unchangd. If during this procss th nd of pag is xcdd, thn loading will roll ovr to th first byt in th pag, thus possibly ovrwriting prviously loadd data. Following compltion of th writ cycl, th CT25080/160 is automatically rturnd to th writ disabl stat. Tabl 13. BYTE DDRESS Dvic ddrss Significant Bits ddrss Don t Car Bits # ddrss Clock Puls CT CT OPCODE BYTE DDRESS* DT IN N 0 D7 D6 D5 D4 D3 D2 D1 D0 Dashd Lin = mod (1, 1) HIGH IMPEDNCE Figur 5. Byt WRITE Timing * Plas chck th Byt ddrss Tabl (Tabl 13) (N 1)x (N 1)x8 24+Nx8 1 OPCODE Dashd Lin = mod (1, 1) BYTE DDRESS* N 0 Data Data Data Byt 1 Byt 2 Byt 3 HIGH IMPEDNCE Figur 6. Pag WRITE Timing DT IN Data Byt N * Plas chck th Byt ddrss Tabl (Tabl 13) 8

9 Writ Status Rgistr Th Status Rgistr is writtn by snding a WRSR instruction according to timing shown in Figur 7. Only bits 2, 3 and 7 can b writtn using th WRSR command. Writ Protction Th Writ Protct (WP) pin can b usd to protct th Block Protct bits BP0 and BP1 against bing inadvrtntly altrd. Whn WP is low and th WPEN bit is st to 1, writ oprations to th Status Rgistr ar inhibitd. WP going low whil is still low will intrrupt a writ to th status rgistr. If th intrnal writ cycl has alrady bn initiatd, WP going low will hav no ffct on any writ opration to th Status Rgistr. Th WP pin function is blockd whn th WPEN bit is st to 0. Th WP input timing is shown in Figur OPCODE DT IN Dashd Lin = mod (1, 1) HIGH IMPEDNCE MSB Figur 7. WRSR Timing t WPS t WPH WP WP Dashd Lin = mod (1, 1) Figur 8. WP Timing 9

10 RED OPERTIONS Rad from Mmory rray To rad from mmory, th host snds a RED instruction followd by a 16 bit addrss (s Tabl 13 for th numbr of significant addrss bits). ftr rciving th last addrss bit, th CT25080/160 will rspond by shifting out data on th pin (as shown in Figur 9). Squntially stord data can b rad out by simply continuing to run th clock. Th intrnal addrss pointr is automatically incrmntd to th nxt highr addrss as data is shiftd out. ftr raching th highst mmory addrss, th addrss countr rolls ovr to th lowst mmory addrss, and th rad cycl can b continud indfinitly. Th rad opration is trminatd by taking high. Rad Status Rgistr To rad th status rgistr, th host simply snds a RDSR command. ftr rciving th last bit of th command, th CT25080/160 will shift out th contnts of th status rgistr on th pin (Figur 10). Th status rgistr may b rad at any tim, including during an intrnal writ cycl. Whil th intrnal writ cycl is in progrss, th RDSR command will output th full contnt of th status rgistr (Nw product, Rv. D) or th RDY (Rady) bit only (i.., data out = FFh) for prvious product rvision C (Matur product). For asy dtction of th intrnal writ cycl compltion, both during writing to th mmory array and to th status rgistr, w rcommnd sampling th RDY bit only through th polling routin. ftr dtcting th RDY bit 0, th nxt RDSR instruction will always output th xpctd contnt of th status rgistr OPCODE BYTE DDRESS* N 0 HIGH IMPEDNCE Dashd Lin = mod (1, 1) * Plas chck th Byt ddrss Tabl (Tabl 13) Figur 9. RED Timing DT OUT MSB OPCODE DT OUT HIGH IMPEDNCE Dashd Lin = mod (1, 1) MSB Figur 10. RDSR Timing 10

11 Hold Opration Th HOLD input can b usd to paus communication btwn host and CT25080/160. To paus, HOLD must b takn low whil is low (Figur 11). During th hold condition th dvic must rmain slctd ( low). During th paus, th data output pin () is tri statd (high impdanc) and transitions ar ignord. To rsum communication, HOLD must b takn high whil is low. Dsign Considrations Th CT25080/160 dvics incorporat Powr On Rst (POR) circuitry which protcts th intrnal logic against powring up in th wrong stat. Th dvic will powr up into Standby mod aftr V CC xcds th POR triggr lvl and will powr down into Rst mod whn V CC drops blow th POR triggr lvl. This bi dirctional POR bhavior protcts th dvic against brown out failur following a tmporary loss of powr. Th CT25080/160 dvic powrs up in a writ disabl stat and in a low powr standby mod. WREN instruction must b issud prior to any writs to th dvic. ftr powr up, th pin must b brought low to ntr a rady stat and rciv an instruction. ftr a succssful byt/pag writ or status rgistr writ, th dvic gos into a writ disabl mod. Th input must b st high aftr th propr numbr of clock cycls to start th intrnal writ cycl. ccss to th mmory array during an intrnal writ cycl is ignord and programming is continud. ny invalid op cod will b ignord and th srial output pin () will rmain in th high impdanc stat. t CD t CD t HD HOLD t HD t HZ HIGH IMPEDNCE Dashd Lin = mod (1, 1) t LZ Figur 11. HOLD Timing 11

12 PCKGE DIMENONS PDIP 8, 300 mils CSE ISSUE SYMBOL MIN NOM MX PIN # 1 IDENTIFICTION D E b b2 c D E E1 B BSC L TOP VIEW E 2 1 L b2 c b B DE VIEW END VIEW Nots: (1) ll dimnsions ar in millimtrs. (2) Complis with JEDEC MS

13 PCKGE DIMENONS IC 8, 150 mils CSE 751BD 01 ISSUE O SYMBOL MIN NOM MX b E1 E c D E E BSC h PIN # 1 IDENTIFICTION L θ 0º 8º TOP VIEW D h 1 θ c b L DE VIEW END VIEW Nots: (1) ll dimnsions ar in millimtrs. ngls in dgrs. (2) Complis with JEDEC MS

14 PCKGE DIMENONS b TSP8, 4.4x3 CSE 948L 01 ISSUE O SYMBOL MIN NOM MX b E1 E c D E E BSC L 1.00 REF L1 θ º 8º TOP VIEW D 2 1 c DE VIEW 1 L1 END VIEW L Nots: (1) ll dimnsions ar in millimtrs. ngls in dgrs. (2) Complis with JEDEC MO

15 PCKGE DIMENONS TDFN8, 2x3 CSE 511K 01 ISSUE D b E E2 PIN#1 IDENTIFICTION PIN#1 INDEX RE 1 D2 L TOP VIEW DE VIEW BOTTOM VIEW SYMBOL MIN NOM MX REF b D D FRONT VIEW E E TYP L Nots: (1) ll dimnsions ar in millimtrs. (2) Complis with JEDEC MO

16 D PCKGE DIMENONS UDFN8, 2x2 CSE 517W 01 ISSUE O D2 DETIL E E2 PIN #1 IDENTIFICTION PIN #1 INDEX RE 1 TOP VIEW DE VIEW BOTTOM VIEW SYMBOL MIN NOM MX b D D E E BSC L L b DETIL Nots: (1) ll dimnsions ar in millimtrs. (2) Complis with JEDEC MO

17 PCKGE DIMENONS UDFN8, 2x3 EXTENDED PD CSE 517Z 01 ISSUE O D b L DP ZE 1.8 x 1.8 E E2 PIN #1 IDENTIFICTION PIN #1 INDEX RE 1 D2 TOP VIEW DE VIEW BOTTOM VIEW SYMBOL MIN NOM MX REF b REF DETIL 3 D D FRONT VIEW E E REF L Nots: (1) ll dimnsions ar in millimtrs. (2) Rfr JEDEC MO-236/MO DETIL REF Coppr Exposd 17

18 ORDERING INFORMTION (Nots 13 16) Dvic Ordr Numbr Spcific Dvic Marking* Packag Typ Tmpratur Rang Lad Finish CT25080HU2I-GT3 S3 UDFN8 I = Industrial ( 40 C to +85 C) NiPdu CT25080HU2E-GT3 S3 UDFN8 E = Extndd ( 40 C to +125 C) NiPdu CT25080HU4I-GT3 S3U UDFN8 EP I = Industrial ( 40 C to +85 C) NiPdu CT25080HU4E-GT3 S3U UDFN8 EP E = Extndd ( 40 C to +125 C) NiPdu CT25080LI-G 25080D PDIP 8 I = Industrial ( 40 C to +85 C) NiPdu CT25080LE-G 25080D PDIP 8 E = Extndd ( 40 C to +125 C) NiPdu CT25080VI-GT D IC 8, JEDEC I = Industrial ( 40 C to +85 C) NiPdu CT25080VE-GT D IC 8, JEDEC E = Extndd ( 40 C to +125 C) NiPdu CT25080VP2I-GT3 (Not 17) CT25080VP2E-GT3 (Not 17) S3T TDFN 8 I = Industrial ( 40 C to +85 C) NiPdu S3T TDFN 8 E = Extndd ( 40 C to +125 C) NiPdu Shipping (Not 18) Tap & Rl, 3,000 Units / Rl Tub, 50 Units / Tub Tap & Rl, 3,000 Units / Rl CT25080YI-GT3 S08D TSP 8 I = Industrial ( 40 C to +85 C) NiPdu CT25080YE-GT3 S08D TSP 8 E = Extndd ( 40 C to +125 C) NiPdu CT25160HU2I-GT3 S4 UDFN8 I = Industrial ( 40 C to +85 C) NiPdu CT25160HU2E-GT3 S4 UDFN8 E = Extndd ( 40 C to +125 C) NiPdu CT25160HU4I-GT3 S4U UDFN8 EP I = Industrial ( 40 C to +85 C) NiPdu CT25160HU4E-GT3 S4U UDFN8 EP E = Extndd ( 40 C to +125 C) NiPdu CT25160LI-G 25160D PDIP 8 I = Industrial ( 40 C to +85 C) NiPdu CT25160LE-G 25160D PDIP 8 E = Extndd ( 40 C to +125 C) NiPdu CT25160VI-GT D IC 8, JEDEC I = Industrial ( 40 C to +85 C) NiPdu CT25160VE-GT D IC 8, JEDEC E = Extndd ( 40 C to +125 C) NiPdu CT25160VP2I-GT3 (Not 17) CT25160VP2E-GT3 (Not 17) S4T TDFN 8 I = Industrial ( 40 C to +85 C) NiPdu S4T TDFN 8 E = Extndd ( 40 C to +125 C) NiPdu Tap & Rl, 3,000 Units / Rl Tub, 50 Units / Tub Tap & Rl, 3,000 Units / Rl CT25160YI-GT3 S16D TSP 8 I = Industrial ( 40 C to +85 C) NiPdu CT25160YE-GT3 S16D TSP 8 E = Extndd ( 40 C to +125 C) NiPdu 13.ll packags ar RoHS compliant (Lad fr, Halogn fr). 14.Th standard lad finish is NiPdu. 15.For dtaild information and a brakdown of dvic nomnclatur and numbring systms, plas s th ON Smiconductor Dvic Nomnclatur documnt, TND310/D, availabl at 16.For additional packag and tmpratur options, plas contact your narst ON Smiconductor Sals offic. 17.Not rcommndd for nw dsign 18.For information on tap and rl spcifications, including part orintation and tap sizs, plas rfr to our Tap and Rl Packaging Spcifications Brochur, BRD8011/D. * Marking for Nw Product (Rv D) 18

19 ON Smiconductor and ar rgistrd tradmarks of Smiconductor Componnts Industris, LLC (SCILLC). SCILLC owns th rights to a numbr of patnts, tradmarks, copyrights, trad scrts, and othr intllctual proprty. listing of SCILLC s product/patnt covrag may b accssd at Marking.pdf. SCILLC rsrvs th right to mak changs without furthr notic to any products hrin. SCILLC maks no warranty, rprsntation or guarant rgarding th suitability of its products for any particular purpos, nor dos SCILLC assum any liability arising out of th application or us of any product or circuit, and spcifically disclaims any and all liability, including without limitation spcial, consquntial or incidntal damags. Typical paramtrs which may b providd in SCILLC data shts and/or spcifications can and do vary in diffrnt applications and actual prformanc may vary ovr tim. ll oprating paramtrs, including Typicals must b validatd for ach customr application by customr s tchnical xprts. SCILLC dos not convy any licns undr its patnt rights nor th rights of othrs. SCILLC products ar not dsignd, intndd, or authorizd for us as componnts in systms intndd for surgical implant into th body, or othr applications intndd to support or sustain lif, or for any othr application in which th failur of th SCILLC product could crat a situation whr prsonal injury or dath may occur. Should Buyr purchas or us SCILLC products for any such unintndd or unauthorizd application, Buyr shall indmnify and hold SCILLC and its officrs, mploys, subsidiaris, affiliats, and distributors harmlss against all claims, costs, damags, and xpnss, and rasonabl attorny fs arising out of, dirctly or indirctly, any claim of prsonal injury or dath associatd with such unintndd or unauthorizd us, vn if such claim allgs that SCILLC was nglignt rgarding th dsign or manufactur of th part. SCILLC is an Equal Opportunity/ffirmativ ction Employr. This litratur is subjct to all applicabl copyright laws and is not for rsal in any mannr. PUBLICTION ORDERING INFORMTION LITERTURE FULFILLMENT: Litratur Distribution Cntr for ON Smiconductor P.O. Box 5163, Dnvr, Colorado US Phon: or Toll Fr US/Canada Fax: or Toll Fr US/Canada ordrlit@onsmi.com N. mrican Tchnical Support: Toll Fr US/Canada Europ, Middl East and frica Tchnical Support: Phon: Japan Customr Focus Cntr Phon: ON Smiconductor Wbsit: Ordr Litratur: For additional information, plas contact your local Sals Rprsntativ CT25080/D

CAT Kb SPI Serial CMOS EEPROM

CAT Kb SPI Serial CMOS EEPROM 64-Kb SPI Srial CMOS EEPROM Dscription Th CT25640 is a 64 Kb Srial CMOS EEPROM dvic intrnally organizd as 8Kx8 bits. This faturs a 64 byt pag writ buffr and supports th Srial Priphral Intrfac (SPI) protocol.

More information

NLU2G16. Dual Non-Inverting Buffer

NLU2G16. Dual Non-Inverting Buffer NLU2G ual Non-Invrting Buffr Th NLU2G MiniGat is an advancd high spd CMOS dual non invrting buffr in ultra small footprint. Th NLU2G input and output structurs provid protction whn voltags up to 7.0 V

More information

NLX2G00. Dual 2-Input NAND Gate

NLX2G00. Dual 2-Input NAND Gate ual 2-Input NN Gat Th NLX2G00 is an advancd high-spd dual 2-input CMOS NN gat in ultra-small footprint. Th NLX2G00 input structurs provid protction whn voltags up to 7.0 volts ar applid, rgardlss of th

More information

7WB Bit Bus Switch. The 7WB3306 is an advanced high speed low power 2 bit bus switch in ultra small footprints.

7WB Bit Bus Switch. The 7WB3306 is an advanced high speed low power 2 bit bus switch in ultra small footprints. 2-Bit Bus Switch Th WB3306 is an advancd high spd low powr 2 bit bus switch in ultra small footprints. Faturs High Spd: t PD = 0.25 ns (Max) @ V CC = 4.5 V 3 Switch Connction Btwn 2 Ports Powr Down Protction

More information

NLU2G17. Dual Non-Inverting Schmitt-Trigger Buffer

NLU2G17. Dual Non-Inverting Schmitt-Trigger Buffer NLU2G7 ual Non-Invrting Schmitt-Triggr Buffr Th NLU2G7 MiniGat is an advancd high spd CMOS dual non invrting Schmitt triggr buffr in ultra small footprint. Th NLU2G7 input and output structurs provid protction

More information

NLU1GT32. Single 2-Input OR Gate, TTL Level. LSTTL Compatible Inputs

NLU1GT32. Single 2-Input OR Gate, TTL Level. LSTTL Compatible Inputs NUGT32 Singl 2-Input OR Gat, TT vl STT Compatibl Inputs Th NUGT32 MiniGat is an advancd CMOS high spd 2 input OR gat in ultra small footprint. Th dvic input is compatibl with TT typ input thrsholds and

More information

NLX3G17. Triple Non-Inverting Schmitt-Trigger Buffer

NLX3G17. Triple Non-Inverting Schmitt-Trigger Buffer NLX3G7 Tripl Non-Invrting Schmitt-Triggr Buffr Th NLX3G7 MiniGat is an advancd high spd CMOS tripl non invrting Schmitt triggr buffr in ultra small footprint. Th NLX3G7 input and output structurs provid

More information

NLU1GT86. Single 2-Input Exclusive OR Gate, TTL Level. LSTTL Compatible Inputs

NLU1GT86. Single 2-Input Exclusive OR Gate, TTL Level. LSTTL Compatible Inputs NUGT8 Singl 2-Input xclusiv OR Gat, TT vl STT Compatibl Inputs Th NUGT8 MiniGat is an advancd CMOS high spd 2 input xclusiv OR gat in ultra small footprint. Th dvic input is compatibl with TT typ input

More information

CAT93C56, CAT93C57. 2-Kb Microwire Serial CMOS EEPROM. CAT93C57 Not Recommended for New Designs: Replace with CAT93C56

CAT93C56, CAT93C57. 2-Kb Microwire Serial CMOS EEPROM. CAT93C57 Not Recommended for New Designs: Replace with CAT93C56 2-K Microwir Srial CMOS EEPROM CT93C57 Not Rcommndd for Nw signs: Rplac with CT93C56 scription Th CT93C56/57 is a 2 k CMOS Srial EEPROM dvic which is organizd as ithr 128 rgistrs of 16 its (ORG pin at

More information

NLX1G10. 3-Input NAND Gate

NLX1G10. 3-Input NAND Gate NG0 3-Input NN Gat Th NG0 is an advancd high spd 3 input MOS NN gat in ultra small footprint. Th NG0 input structurs provid protction whn voltags up to 7.0 V ar applid, rgardlss of th supply voltag. Faturs

More information

CAT93C46. 1 kb Microwire Serial EEPROM

CAT93C46. 1 kb Microwire Serial EEPROM 1 k Microwir Srial PROM scription Th CT93C46 is a 1 k Srial PROM mmory dvic which is configurd as ithr 64 rgistrs of 16 its (ORG pin at V CC ) or 128 rgistrs of 8 its (ORG pin at GN). ach rgistr can writtn

More information

32-Tap Digitally Programmable Potentiometer (DPP )

32-Tap Digitally Programmable Potentiometer (DPP ) -Tap Digitally Programmabl Potntiomtr (DPP ) CAT FEATURES -position linar tapr potntiomtr Low powr CMOS tchnology Singl supply opration:.v V Incrmnt up/down srial intrfac Rsistanc valus: 0kΩ, 0kΩ and 00kΩ

More information

N57M tap Digital Potentiometer (POT)

N57M tap Digital Potentiometer (POT) NM tap igital Potntiomtr (POT) scription Th NM is a singl digital POT dsignd as an lctronic rplacmnt for mchanical potntiomtrs and trim pots. Idal for automatd adjustmnts on high volum production lins,

More information

100-Tap Digitally Programmable Potentiometer (DPP )

100-Tap Digitally Programmable Potentiometer (DPP ) 00-Tap Digitally Programmabl Potntiomtr ( ) CAT FEATURES 00-position linar tapr potntiomtr Non-volatil EEPROM wipr storag 0 na ultra-low standby currnt Singl supply opration:. V.0 V Incrmnt up/down srial

More information

128-Kb I 2 C CMOS Serial EEPROM

128-Kb I 2 C CMOS Serial EEPROM 24128 128-b I 2 MO rial EEPROM FEURE upports tandard and Fast I 2 Protocol 1.8V to 5.5V upply Voltag Rang 64-Byt Pag Writ Buffr Hardwar Writ Protction for ntir mmory chmitt riggrs and Nois upprssion Filtrs

More information

64-Kb I 2 C CMOS Serial EEPROM

64-Kb I 2 C CMOS Serial EEPROM 2464 64-b I 2 MO rial EEPROM FEURE upports tandard and Fast I 2 Protocol 1.8 V to 5.5 V upply Voltag Rang 32-Byt Pag Writ Buffr (1) Hardwar Writ Protction for ntir mmory chmitt riggrs and Nois upprssion

More information

CAT25010, CAT25020, CAT Kb, 2-Kb and 4-Kb SPI Serial CMOS EEPROM

CAT25010, CAT25020, CAT Kb, 2-Kb and 4-Kb SPI Serial CMOS EEPROM CT25010, CT25020, CT25040 1-K, 2-K and 4-K SPI Srial CMOS PROM sription Th CT25010/20/40 ar 1 K/2 K/4 K Srial CMOS PROM dvis intrnally organizd as 128x8/256x8/512x8 its. Thy fatur a 16 yt pag writ uffr

More information

SPI Serial EEPROMs AT25128 AT Features. Description. Pin Configurations. 128K (16,384 x 8) 256K (32,768 x 8)

SPI Serial EEPROMs AT25128 AT Features. Description. Pin Configurations. 128K (16,384 x 8) 256K (32,768 x 8) Faturs Srial Priphral Intrfac (SPI) Compatibl Supports SPI Mods 0 (0,0) and 3 (,) Low-voltag and Standard-voltag Opration.7 (V CC =.7V to 5.5V).8 (V CC =.8V to 5.5V) 3 MHz Clock Rat 64-byt Pag Mod and

More information

CAT24C kb CMOS Serial EEPROM, Cascadable

CAT24C kb CMOS Serial EEPROM, Cascadable 24164 16 kb MO rial EEROM, ascadabl Dscription h 24164 is a 16 kb MO cascadabl rial EEROM dvic organizd intrnally as 128 pags of 16 byts ach, for a total of 2048 x 8 bits. h dvic supports both th tandard

More information

CAT24C Kb I 2 C CMOS Serial EEPROM

CAT24C Kb I 2 C CMOS Serial EEPROM 2432 32- I 2 MO rial ROM scription h 2432 is a 32 MO rial ROM dvics, intrnally organizd as 128 pags of 32 yts ach. It faturs a 32 yt pag writ uffr and supports oth th tandard (100 khz) as wll as Fast (400

More information

CAT64LC40. 4 kb SPI Serial EEPROM

CAT64LC40. 4 kb SPI Serial EEPROM 4 kb SPI Serial EEPROM Description The CAT64LC40 is a 4 kb Serial EEPROM which is configured as 256 registers by 16 bits. Each register can be written (or read) serially by using the (or ) pin. The CAT64LC40

More information

2SA2029 / 2SA1774EB / 2SA1774 / 2SA1576UB / 2SA1576A / 2SA1037AK. Outline. Base UMT3. Base. Package size (mm) Taping code

2SA2029 / 2SA1774EB / 2SA1774 / 2SA1576UB / 2SA1576A / 2SA1037AK. Outline. Base UMT3. Base. Package size (mm) Taping code 2S2029 / 2S1774B / 2S1774 / 2S1576UB / 2S1576 / 2S1037K PNP 50m -50V Gnral Purpos Transistors Datasht Outlin Paramtr V CO I C Valu 50V 150m VMT3 MT3F Collctor Bas Bas mittr mittr Collctor Faturs 1) Gnral

More information

32-Tap Digitally Programmable Potentiometer (DPP )

32-Tap Digitally Programmable Potentiometer (DPP ) -Tap Digitally Programmabl Potntiomtr (DPP ) CAT FEATURES -position linar tapr potntiomtr Low powr CMOS tchnology Singl supply opration:.v V Incrmnt up/down srial intrfac Rsistanc valus: 0kΩ, 0kΩ and 00kΩ

More information

SP490/SP491. Full Duplex RS-485 Transceivers. Now Available in Lead Free Packaging

SP490/SP491. Full Duplex RS-485 Transceivers. Now Available in Lead Free Packaging SP490/SP491 Full uplx RS-485 Transcivrs FTURS +5V Only Low Powr icmos rivr/rcivr nal (SP491) RS-485 and RS-422 rivrs/rcivrs Pin Compatil with LTC490 and SN75179 (SP490) Pin Compatil with LTC491 and SN75180

More information

256K (32K x 8) OTP EPROM AT27C256R

256K (32K x 8) OTP EPROM AT27C256R Faturs Fast Rad Accss Tim 45 ns Low-Powr CMOS Opration 100 µa Max Standby 20 ma Max Activ at 5 MHz JEDEC Standard Packags 28-lad PDIP 32-lad PLCC 28-lad TSOP and SOIC 5V ± 10% Supply High Rliability CMOS

More information

20-V N-Channel 1.8-V (G-S) MOSFET

20-V N-Channel 1.8-V (G-S) MOSFET -V N-Channl.8-V (G-) MOFET PROUCT UMMARY V (V) R (on) (Ω) I (A).37 at V G = 4. V 7.3.39 at V G =. V 7..43 at V G =.8 V 6.8 FEATURE TrnchFET Powr MOFET MICRO FOOT Chipscal Packaging Rducs Footprint Ara

More information

100-Tap Digitally Programmable Potentiometer (DPP )

100-Tap Digitally Programmable Potentiometer (DPP ) 00-Tap Digitally Programmabl Potntiomtr ( ) CAT FEATURES 00-position linar tapr potntiomtr Non-volatil EEPROM wipr storag 0nA ultra-low standby currnt Singl supply opration:.v.0v Incrmnt up/down srial

More information

G D S. Drain-Source Voltage 30 V Gate-Source Voltage. at T =100 C Continuous Drain Current 3

G D S. Drain-Source Voltage 30 V Gate-Source Voltage. at T =100 C Continuous Drain Current 3 N-channl Enhancmnt-mod Powr MOSFET Simpl Driv Rquirmnt D Fast Switching Charactristics Low Gat Charg R DS(ON) 25mΩ G RoHS-compliant, halogn-fr I D 28A S BV DSS 30V Dscription Advancd Powr MOSFETs from

More information

CAT24C02, CAT24C04, CAT24C08, CAT24C16. EEPROM Serial 2/4/8/16 Kb I 2 C

CAT24C02, CAT24C04, CAT24C08, CAT24C16. EEPROM Serial 2/4/8/16 Kb I 2 C 2402, 2404, 2408, 2416 PROM rial 2/4/8/16 b I 2 scription h 2402/04/08/16 ar 2 b, 4 b, 8 b and 16 b rspctivly I 2 rial PROM dvics organizd intrnally as 16/32/64 and 128 pags rspctivly of 16 byts ach. ll

More information

G D S. Drain-Source Voltage 60 V Gate-Source Voltage + 20 V. at T =100 C Continuous Drain Current 3. Linear Derating Factor 0.

G D S. Drain-Source Voltage 60 V Gate-Source Voltage + 20 V. at T =100 C Continuous Drain Current 3. Linear Derating Factor 0. N-channl Enhancmnt-mod Powr MOSFET Simpl Driv Rquirmnt D Fast Switching Charactristics Low On-rsistanc R DS(ON) 36mΩ G RoHS-compliant, halogn-fr I D 25A S BV DSS 6V Dscription Advancd Powr MOSFETs from

More information

Precision Micropower 2.5V ShuntVoltage Reference

Precision Micropower 2.5V ShuntVoltage Reference SPX4040 Prcision Micropowr.5V ShuntVoltag Rfrnc FETURES Trimmd Bandgap to 0.5% and % Wid Oprating Currnt 0µ to 5m Extndd Tmpratur Rang: -40 C to 85 C Low Tmpratur Cofficint 00 ppm/ C Rplacmnt in for LM4040

More information

Three-wire Serial EEPROMs AT93C46 AT93C56 (1) AT93C66 (2)

Three-wire Serial EEPROMs AT93C46 AT93C56 (1) AT93C66 (2) Faturs Low-voltag and Standard-voltag Opration 2.7 (V CC = 2.7V to 5.5V).8 (V CC =.8V to 5.5V) Usr-slctabl Intrnal Organization K: 28 x 8 or 64 x 6 2K: 256 x 8 or 28 x 6 4K: 52 x 8 or 256 x 6 Thr-wir Srial

More information

CAT24C Kb I 2 C CMOS Serial EEPROM

CAT24C Kb I 2 C CMOS Serial EEPROM 2464 64 I 2 MO rial PROM scription h 2464 is a 64 MO rial PROM dvic, intrnally organizd as 8192 words of 8 its ach. It faturs a 32 yt pag writ uffr and supports th tandard (100 khz), Fast (400 khz) and

More information

DATA SHEET. PDTA124E series PNP resistor-equipped transistors; R1 = 22 kω, R2 = 22 kω DISCRETE SEMICONDUCTORS

DATA SHEET. PDTA124E series PNP resistor-equipped transistors; R1 = 22 kω, R2 = 22 kω DISCRETE SEMICONDUCTORS ISCRT SMICONUCTORS T SHT PT24 sris Suprsds data of 200 pr 4 2004 ug 02 PT24 sris FTURS uilt-in bias rsistors Simplifid circuit dsign Rduction of componnt count Rducd pick and plac costs. PPLICTIONS Gnral

More information

CAT24C Kb I 2 C CMOS Serial EEPROM

CAT24C Kb I 2 C CMOS Serial EEPROM 2464 64 b I 2 MO rial ROM scription h 2464 is a 64 b MO rial ROM dvic, intrnally organizd as 8192 words of 8 bits ach. It faturs a 32 byt pag writ buffr and supports th tandard (100 khz), Fast (400 khz)

More information

SP1001 Series - 8pF 15kV Unidirectional TVS Array

SP1001 Series - 8pF 15kV Unidirectional TVS Array Sris - 8pF kv Unidirctional TVS Array RoHS Pb GRN scription Znr diods fabricatd in a propritary silicon avalanch tchnology protct ach I/O pin to provid a high lvl of protction for lctronic quipmnt that

More information

CAT5401. Quad Digital Potentiometer (POT) with 64 Taps and SPI Interface

CAT5401. Quad Digital Potentiometer (POT) with 64 Taps and SPI Interface Quad Digital Potentiometer (POT) with 64 Taps and SPI Interface Description The CAT5401 is four digital POTs integrated with control logic and 16 bytes of NVRAM memory. Each digital POT consists of a series

More information

DATA SHEET. PDTC144W series NPN resistor-equipped transistors; R1=47kΩ, R2 = 22 kω DISCRETE SEMICONDUCTORS

DATA SHEET. PDTC144W series NPN resistor-equipped transistors; R1=47kΩ, R2 = 22 kω DISCRETE SEMICONDUCTORS ISCRT SMICONUCTORS T SHT Suprsds data of 2004 Mar 2 2004 ug 7 FTURS uilt-in bias rsistors Simplifid circuit dsign Rduction of componnt count Rducd pick and plac costs. PPLICTIONS Gnral purpos switching

More information

General Purpose ESD Protection - SP1001 Series. Description. Features. Applications

General Purpose ESD Protection - SP1001 Series. Description. Features. Applications TVS iod Arrays (SPA iods) Gnral Purpos ES Protction - SP00 Sris SP00 Sris - 8pF kv Unidirctional TVS Array RoHS Pb GREEN scription Znr diods fabricatd in a propritary silicon avalanch tchnology protct

More information

NLSV2T Bit Dual-Supply Inverting Level Translator

NLSV2T Bit Dual-Supply Inverting Level Translator 2-Bit Dual-Supply Inverting Level Translator The NLSV2T240 is a 2 bit configurable dual supply voltage level translator. The input A n and output B n ports are designed to track two different power supply

More information

STK25CA8 128K x 8 AutoStore nvsram QuantumTrap CMOS Nonvolatile Static RAM Module

STK25CA8 128K x 8 AutoStore nvsram QuantumTrap CMOS Nonvolatile Static RAM Module 128K x 8 AutoStore nvsram QuantumTrap CMOS Nonvolatile Static RAM Module FATURS Nonvolatile Storage without Battery Problems Directly Replaces 128K x 8 Static RAM, Battery- Backed RAM or PROM 35ns and

More information

Low Capacitance ESD Protection - SP3003 Series. Description. Features. Applications. LCD/ PDP TVs DVD Players Desktops MP3/ PMP Digital Cameras

Low Capacitance ESD Protection - SP3003 Series. Description. Features. Applications. LCD/ PDP TVs DVD Players Desktops MP3/ PMP Digital Cameras TVS iod Arrays (SPA iods) SP3003 Sris 0.65pF iod Array RoHS Pb GREEN scription Th SP3003 has ultra low capacitanc rail-to-rail diods with an additional znr diod fabricatd in a propritary silicon avalanch

More information

CAT24C01/02/04/08/16. 1-Kb, 2-Kb, 4-Kb, 8-Kb and 16-Kb CMOS Serial EEPROM DEVICE DESCRIPTION FEATURES PIN FUNCTIONS

CAT24C01/02/04/08/16. 1-Kb, 2-Kb, 4-Kb, 8-Kb and 16-Kb CMOS Serial EEPROM DEVICE DESCRIPTION FEATURES PIN FUNCTIONS 2401/02/04/08/16 1-, 2-, 4-, 8- and 16- MO rial PROM FUR upports tandard and Fast I 2 Protocol 1.8 V to 5.5 V upply Voltag Rang 16-Byt Pag Writ Buffr Hardwar Writ Protction for ntir mmory chmitt riggrs

More information

NL17SZ16. Single Input Buffer

NL17SZ16. Single Input Buffer NL7SZ6 Single Input Buffer The NL7SZ6 is a single input Buffer in two tiny footprint packages. The device performs much as LCX multi gate products in speed and drive. Features Tiny SOT 33 and SOT 3 Packages

More information

P-Channel 1.8-V (G-S) MOSFET

P-Channel 1.8-V (G-S) MOSFET i4465ay PChannl.8V (G) MOFET PROUCT UMMARY V (V) R (on) (Ω) I (A) b Q g (Typ.) 9 at V G = 4.5 V 3.7 8 at V G = 2.5 V 2.4 55 nc 6 at V G =.8 V FEATURE Halognfr According to IEC 624922 Availabl TrnchFET

More information

P-Channel 30-V (D-S) MOSFET

P-Channel 30-V (D-S) MOSFET i443ay PChannl 3V () MOFET PROUCT UMMARY V (V) R (on) (Ω) I (A).75 at V G = V 5 3. at V G = 4.5 V.3 O8 FEATURE Halognfr According to IEC 649 Availabl TrnchFET Powr MOFET APPLICATION Notbook Load witch

More information

LOW POWER SCHOTTKY. GUARANTEED OPERATING RANGES ORDERING INFORMATION

LOW POWER SCHOTTKY.   GUARANTEED OPERATING RANGES ORDERING INFORMATION The LSTTL/MSI SN74LS18 is a high speed 1-of-8 Decoder/ Demultiplexer. This device is ideally suited for high speed bipolar memory chip select address decoding. The multiple input enables allow parallel

More information

DUAL P-CHANNEL MATCHED MOSFET PAIR

DUAL P-CHANNEL MATCHED MOSFET PAIR DVNCD INR DVICS, INC. D1102/D1102B D1102 DU P-CHNN MTCHD MOSFT PIR GNR DSCRIPTION Th D1102 is a monolithic dual P-channl matchd transistor pair intndd for a road rang of analog applications. Ths nhancmntmod

More information

REFLECTIVE OBJECT SENSOR

REFLECTIVE OBJECT SENSOR QR4 PACKAG DIMNSIONS + + D.6 (6.) D + +.49 (.5). (8.4).97 (5.) 4.4 (8.) SCHMATIC.8 (.).8 (.46) SQ. (4X) 4. (.54).6 (9.) NOTS:. Dimensions for all drawings are in inches.. Tolerance of ±. on all non-nominal

More information

20 V N-Channel 1.8 V (G-S) MOSFET

20 V N-Channel 1.8 V (G-S) MOSFET V N-Channl.8 V (G-) MOFET PROUCT UMMARY V (V) R (on) ( ) I (A) Bump id Viw 3 4.37 at V G = 4. V 7.3.39 at V G =. V 7..43 at V G =.8 V 6.8 G MICRO FOOT Backsid Viw 84 xxx FEATURE TrnchFET Powr MOFET MICRO

More information

3-wire Serial EEPROMs AT93C56A AT93C66A. Advance Information. Features. Description. Pin Configurations. 2K (256 x 8 or 128 x 16)

3-wire Serial EEPROMs AT93C56A AT93C66A. Advance Information. Features. Description. Pin Configurations. 2K (256 x 8 or 128 x 16) Faturs Low-voltag and Standard-voltag Opration 2.7 (V CC = 2.7V to 5.5V).8 (V CC =.8V to 5.5V) Usr-slctabl Intrnal Organization 2K: 256 x 8 or 28 x 6 4K: 52 x 8 or 256 x 6 3-wir Srial Intrfac Squntial

More information

N-Channel 40-V (D-S) MOSFET

N-Channel 40-V (D-S) MOSFET i5y N-Channl -V (-) MOFE PROUC UMMARY V (V) R (on) (Ω) I (A) a Q g (yp.).38 at V G = V 33 37.5 nc.5 at V G =.5 V 3 FEAURE Halogn-fr According to IEC 29-2-2 Availabl rnchfe Gn II Powr MOFE % R g and UI

More information

N-Channel 20 V (D-S) MOSFET

N-Channel 20 V (D-S) MOSFET N-Channl 2 V (-) MOFET i846b PROUCT UMMARY V (V) R (on) () MAX. I (A) Q g (TYP.) 2 mm.37 at V G = 2.5 V 6 7.5 nc.33 at V G = 4.5 V 6.42 at V G =.8 V 5 xxxx xxx Backsid Viw MICRO FOOT.5 x.5 mm 6 5 Bump

More information

SRAM AS5C K x 8 SRAM SRAM MEMORY ARRAY. PIN ASSIGNMENT (Top View) AVAILABLE AS MILITARY SPECIFICATION FEATURES GENERAL DESCRIPTION

SRAM AS5C K x 8 SRAM SRAM MEMORY ARRAY. PIN ASSIGNMENT (Top View) AVAILABLE AS MILITARY SPECIFICATION FEATURES GENERAL DESCRIPTION 512K x 8 MMORY ARRAY AVAIAB AS MIITARY SPCIFICATION SMD 5962-95600 SMD 5962-95613 MI STD-883 FATURS High Speed: 12, 15, 17, 20, 25, 35 and 45ns High-performance, low power military grade device Single

More information

100-Tap Digitally Programmable Potentiometer (DPP )

100-Tap Digitally Programmable Potentiometer (DPP ) 00-Tap igitally Programmabl Potntiomtr ( ) CT FTURS 00-position linar tapr potntiomtr Non-volatil PROM wipr storag 0n ultra-low standby currnt Singl supply opration:.v.0v Incrmnt up/down srial intrfac

More information

512K (64K x 8) OTP EPROM AT27C512R

512K (64K x 8) OTP EPROM AT27C512R Faturs Fast Rad Accss Tim 45 ns Low-Powr CMOS Opration 100 µa Max Standby 20 ma Max Activ at 5 MHz JEDEC Standard Packags 28-lad PDIP 32-lad PLCC 28-lad TSOP and SOIC 5V ± 10% Supply High-Rliability CMOS

More information

DATA SHEET. PDTC114Y series NPN resistor-equipped transistors; R1 = 10 kω, R2 = 47 kω DISCRETE SEMICONDUCTORS

DATA SHEET. PDTC114Y series NPN resistor-equipped transistors; R1 = 10 kω, R2 = 47 kω DISCRETE SEMICONDUCTORS ISCRT SMICONUCTORS T SHT Suprsds data of 200 Sp 0 2004 ug 7 FTURS uilt-in bias rsistors Simplifid circuit dsign Rduction of componnt count Rducd pick and plac costs. PPLICTIONS Gnral purpos switching and

More information

DATA SHEET. PDTC143Z series NPN resistor-equipped transistors; R1 = 4.7 kω, R2 = 47 kω DISCRETE SEMICONDUCTORS

DATA SHEET. PDTC143Z series NPN resistor-equipped transistors; R1 = 4.7 kω, R2 = 47 kω DISCRETE SEMICONDUCTORS ISCRT SMICONUCTORS T SHT Suprsds data of 2004 pr 06 2004 ug 6 FTURS uilt-in bias rsistors Simplifid circuit dsign Rduction of componnt count Rducd pick and plac costs. PPLICTIONS Gnral purpos switching

More information

MC74LCX138MEL. With 5 V Tolerant Inputs

MC74LCX138MEL. With 5 V Tolerant Inputs With 5 V Tolerant Inputs The MC74LCX38 is a high performance, 3 to 8 decoder/demultiplexer operating from a 2.3 to 3.6 V supply. High impedance TTL compatible inputs significantly reduce current loading

More information

Exam 1. It is important that you clearly show your work and mark the final answer clearly, closed book, closed notes, no calculator.

Exam 1. It is important that you clearly show your work and mark the final answer clearly, closed book, closed notes, no calculator. Exam N a m : _ S O L U T I O N P U I D : I n s t r u c t i o n s : It is important that you clarly show your work and mark th final answr clarly, closd book, closd nots, no calculator. T i m : h o u r

More information

DATA SHEET. PDTA124E series PNP resistor-equipped transistors; R1 = 22 kω, R2 = 22 kω DISCRETE SEMICONDUCTORS

DATA SHEET. PDTA124E series PNP resistor-equipped transistors; R1 = 22 kω, R2 = 22 kω DISCRETE SEMICONDUCTORS ISCRT SMICONUCTORS T SHT PT24 sris Suprsds data of 200 pr 4 2004 ug 02 PT24 sris FTURS uilt-in bias rsistors Simplifid circuit dsign Rduction of componnt count Rducd pick and plac costs. PPLICTIONS Gnral

More information

V N (8) V N (7) V N (6) GND (5)

V N (8) V N (7) V N (6) GND (5) 4-Channel Low Capacitance Dual-Voltage ESD Protection Array Features Three Channels of Low Voltage ESD Protection One Channel of High Voltage ESD Protection Provides ESD Protection to IEC61000 4 2 Level

More information

MC74LCX138 Low Voltage CMOS 3 to 8 Decoder/Demultiplexer With 5 V Tolerant Inputs The MC74LCX138 is a high performance, 3 to 8 decoder/demultiplexer o

MC74LCX138 Low Voltage CMOS 3 to 8 Decoder/Demultiplexer With 5 V Tolerant Inputs The MC74LCX138 is a high performance, 3 to 8 decoder/demultiplexer o Low Voltage CMOS 3 to 8 Decoder/Demultiplexer With 5 V Tolerant Inputs The is a high performance, 3 to 8 decoder/demultiplexer operating from a 2.3 to 3.6 V supply. High impedance TTL compatible inputs

More information

NLSV2T Bit Dual-Supply Non-Inverting Level Translator

NLSV2T Bit Dual-Supply Non-Inverting Level Translator 2-Bit Dual-Supply Non-Inverting Level Translator The NLSV2T2 is a 2 bit configurable dual supply voltage level translator. The input n and output B n ports are designed to track two different power supply

More information

CAT93C46B. 1-Kb Microwire Serial EEPROM

CAT93C46B. 1-Kb Microwire Serial EEPROM 1-K Mirowir Srial PROM sription Th CT93C46B is a 1 K Srial PROM mmory dvi whih is onfigurd as ithr 64 rgistrs of 16 its (ORG pin at V CC ) or 128 rgistrs of 8 its (ORG pin at GN). ah rgistr an writtn (or

More information

N-Channel 20 V (D-S) MOSFET

N-Channel 20 V (D-S) MOSFET N-Channl V (-) MOFET PROUCT UMMARY V (V) R (on) ( ) Max. I (A) Q g (Typ.).37 at V G =.5 V 7.5 nc.33 at V G =.5 V. at V G =.8 V 5 Bump id Viw MICRO FOOT G Backsid Viw FEATURE TrnchFET Powr MOFET Ultra-small.5

More information

Item. Recommended LC Driving Voltage for Standard Temp. Modules

Item. Recommended LC Driving Voltage for Standard Temp. Modules AV2020 20x2 Character 5x7 dots with cursor 1/16 duty +5V single supply Built in Controller (KS0066 or quivalent) B/L driven by pin1 and 2, 15 and 16 or A,K Pin Assignment No. Symbol Function 1 Vss Gnd,

More information

NL17SG07. Buffer with Open Drain. Output Y

NL17SG07. Buffer with Open Drain. Output Y NL7SG07 Buffer with Open Drain Output The NL7SG07 MiniGate is an advanced high speed CMOS Buffer with Open Drain Output in ultra small footprint. The NL7SG07 input structures provides protection when voltages

More information

STK20C x 8 nvsram QuantumTrap CMOS Nonvolatile Static RAM Obsolete - Not Recommend for new Designs

STK20C x 8 nvsram QuantumTrap CMOS Nonvolatile Static RAM Obsolete - Not Recommend for new Designs 512 x 8 nvsram QuantumTrap CMOS Nonvolatile Static RAM Obsolete - Not Recommend for new Designs FATURS 25ns, 35ns and 45ns Access Times STOR to Nonvolatile lements Initiated by Hardware RCALL to SRAM Initiated

More information

NL17SZ17. Single Non-Inverting Buffer with Schmitt Trigger

NL17SZ17. Single Non-Inverting Buffer with Schmitt Trigger NL7SZ7 Single Non-Inverting Buffer with Schmitt Trigger The NL7SZ7 is a single Non inverting Schmitt Trigger Buffer in two tiny footprint packages. The device performs much as LCX multi gate products in

More information

SN74LS157MEL. Quad 2 Input Multiplexer LOW POWER SCHOTTKY

SN74LS157MEL. Quad 2 Input Multiplexer LOW POWER SCHOTTKY Quad 2 Input Multiplexer The LSTTL/ MSI is a high speed Quad 2-Input Multiplexer. Four bits of data from two sources can be selected using the common Select and Enable inputs. The four buffered outputs

More information

Unfired pressure vessels- Part 3: Design

Unfired pressure vessels- Part 3: Design Unfird prssur vssls- Part 3: Dsign Analysis prformd by: Analysis prformd by: Analysis vrsion: According to procdur: Calculation cas: Unfird prssur vssls EDMS Rfrnc: EF EN 13445-3 V1 Introduction: This

More information

NLSV22T244. Dual 2-Bit Dual-Supply Non-Inverting Level Translator

NLSV22T244. Dual 2-Bit Dual-Supply Non-Inverting Level Translator Dual 2-Bit Dual-Supply Non-Inverting Level Translator The NLSV22T244 is a dual 2 bit configurable dual supply bus buffer level translator. The input ports A and the output ports B are designed to track

More information

Aim To manage files and directories using Linux commands. 1. file Examines the type of the given file or directory

Aim To manage files and directories using Linux commands. 1. file Examines the type of the given file or directory m E x. N o. 3 F I L E M A N A G E M E N T Aim To manag ils and dirctoris using Linux commands. I. F i l M a n a g m n t 1. il Examins th typ o th givn il or dirctory i l i l n a m > ( o r ) < d i r c t

More information

Higher order derivatives

Higher order derivatives Robrto s Nots on Diffrntial Calculus Chaptr 4: Basic diffrntiation ruls Sction 7 Highr ordr drivativs What you nd to know alrady: Basic diffrntiation ruls. What you can larn hr: How to rpat th procss of

More information

SN74LS138MEL LOW POWER SCHOTTKY

SN74LS138MEL LOW POWER SCHOTTKY The LSTTL/MSI SN74LS18 is a high speed 1-of-8 Decoder/ Demultiplexer. This device is ideally suited for high speed bipolar memory chip select address decoding. The multiple input enables allow parallel

More information

CAT93C86B. 16-Kb Microwire Serial EEPROM

CAT93C86B. 16-Kb Microwire Serial EEPROM 16-K Mirowir Srial PROM sription Th CT93C86B is a 16 K Srial PROM mmory dvi whih is onfigurd as ithr rgistrs of 16 its (ORG pin at V CC ) or 8 its (ORG pin at GN). ah rgistr an writtn (or rad) srially

More information

DG3537, DG3538, DG3539, DG , 360 MHz, Dual SPST Analog Switches. Vishay Siliconix DESCRIPTION FEATURES BENEFITS APPLICATIONS

DG3537, DG3538, DG3539, DG , 360 MHz, Dual SPST Analog Switches. Vishay Siliconix DESCRIPTION FEATURES BENEFITS APPLICATIONS 4, 360 MHz, Dual SPST nalog Switchs DESRIPTION Th DG3537, DG3538, DG3539, DG3540 ar dual SPST analog switchs which oprat from.8 V to 5.5 V singl rail powr supply. Thy ar dsign for audio, vido, and US switching

More information

LM4040, LM4041. Precision Micro-Power Shunt Voltage References

LM4040, LM4041. Precision Micro-Power Shunt Voltage References LM44, LM441 Precision Micro-Power Shunt Voltage References Description LM44 and LM441 are precision two terminal shunt mode voltage references offered in factory programmed reverse breakdown voltages of

More information

CAT93C46B. EEPROM Serial 1-Kb Microwire

CAT93C46B. EEPROM Serial 1-Kb Microwire PROM Srial 1-K Mirowir sription Th CT93C46B is a 1 K Mirowir Srial PROM mmory dvi whih is onfigurd as ithr 64 rgistrs of 16 its (ORG pin at V CC ) or 128 rgistrs of 8 its (ORG pin at GN). ah rgistr an

More information

74HC of 8 Decoder/ Demultiplexer. High Performance Silicon Gate CMOS

74HC of 8 Decoder/ Demultiplexer. High Performance Silicon Gate CMOS of 8 Decoder/ Demultiplexer High Performance Silicon Gate CMOS The 74HC38 is identical in pinout to the LS38. The device inputs are compatible with standard CMOS outputs; with pullup resistors, they are

More information

NAND R/S - CD4044BMS Q VDD

NAND R/S - CD4044BMS Q VDD DATASHT CD0BMS, CD0BMS CMOS Quad State R/S Latches FN Rev 0.00 December Features High Voltage Types (0V Rating) Quad NOR R/S Latch- CD0BMS Quad NAND R/S Latch - CD0BMS State Outputs with Common Output

More information

SN74LS151MEL. 8 Input Multiplexer LOW POWER SCHOTTKY

SN74LS151MEL. 8 Input Multiplexer LOW POWER SCHOTTKY 8 Input Multiplexer The TTL/MSI SN74LS5 is a high speed 8-input Digital Multiplexer. It provides, in one package, the ability to select one bit of data from up to eight sources. The LS5 can be used as

More information

Ph.D. students Department of Electronics and Telecommunications, Politecnico di Torino

Ph.D. students Department of Electronics and Telecommunications, Politecnico di Torino 01OPIIU Il softwar libro Dvic-to-dvic communications: Wi-Fi Dirct Laura Cocona s189195 Carlo Borgiattino s189149 Ph.D. studnts Dpartmnt of Elctronics and Tlcommunications, Politcnico di Torino Rport for

More information

Chapter 6 Folding. Folding

Chapter 6 Folding. Folding Chaptr 6 Folding Wintr 1 Mokhtar Abolaz Folding Th folding transformation is usd to systmatically dtrmin th control circuits in DSP architctur whr multipl algorithm oprations ar tim-multiplxd to a singl

More information

SN74LS145MEL. 1 of 10 Decoder/Driver Open Collector LOW POWER SCHOTTKY

SN74LS145MEL. 1 of 10 Decoder/Driver Open Collector LOW POWER SCHOTTKY of 0 Decoder/Driver Open Collector The SN74LS45, -of-0 Decoder/Driver, is designed to accept BCD inputs and provide appropriate outputs to drive 0-digit incandescent displays. All outputs remain off for

More information

General Notes About 2007 AP Physics Scoring Guidelines

General Notes About 2007 AP Physics Scoring Guidelines AP PHYSICS C: ELECTRICITY AND MAGNETISM 2007 SCORING GUIDELINES Gnral Nots About 2007 AP Physics Scoring Guidlins 1. Th solutions contain th most common mthod of solving th fr-rspons qustions and th allocation

More information

NL17SZ16. Single Input Buffer

NL17SZ16. Single Input Buffer Single Input Buffer The NL7SZ6 is a single input Buffer in two tiny footprint packages. The device performs much as LCX multi-gate products in speed and drive. Tiny SOT- 33 and SOT- 3 Packages Source/Sink

More information

4.2 Design of Sections for Flexure

4.2 Design of Sections for Flexure 4. Dsign of Sctions for Flxur This sction covrs th following topics Prliminary Dsign Final Dsign for Typ 1 Mmbrs Spcial Cas Calculation of Momnt Dmand For simply supportd prstrssd bams, th maximum momnt

More information

MCE503: Modeling and Simulation of Mechatronic Systems Discussion on Bond Graph Sign Conventions for Electrical Systems

MCE503: Modeling and Simulation of Mechatronic Systems Discussion on Bond Graph Sign Conventions for Electrical Systems MCE503: Modling and Simulation o Mchatronic Systms Discussion on Bond Graph Sign Convntions or Elctrical Systms Hanz ichtr, PhD Clvland Stat Univrsity, Dpt o Mchanical Enginring 1 Basic Assumption In a

More information

Design Guidelines for Quartz Crystal Oscillators. R 1 Motional Resistance L 1 Motional Inductance C 1 Motional Capacitance C 0 Shunt Capacitance

Design Guidelines for Quartz Crystal Oscillators. R 1 Motional Resistance L 1 Motional Inductance C 1 Motional Capacitance C 0 Shunt Capacitance TECHNICAL NTE 30 Dsign Guidlins for Quartz Crystal scillators Introduction A CMS Pirc oscillator circuit is wll known and is widly usd for its xcllnt frquncy stability and th wid rang of frquncis ovr which

More information

CAT24C21. 1 kb Dual Mode Serial EEPROM for VESA Plug-and-Play

CAT24C21. 1 kb Dual Mode Serial EEPROM for VESA Plug-and-Play 2421 1 k ual Mod rial ROM for V lug-and-lay sription h 2421 is a 1 k rial MO ROM intrnally organizd as 128 words of 8 its ah. h dvi omplis with th Vido ltronis tandard ssoiation s (V ), isplay ata hannl

More information

Status of LAr TPC R&D (2) 2014/Dec./23 Neutrino frontier workshop 2014 Ryosuke Sasaki (Iwate U.)

Status of LAr TPC R&D (2) 2014/Dec./23 Neutrino frontier workshop 2014 Ryosuke Sasaki (Iwate U.) Status of LAr TPC R&D (2) 214/Dc./23 Nutrino frontir workshop 214 Ryosuk Sasaki (Iwat U.) Tabl of Contnts Dvlopmnt of gnrating lctric fild in LAr TPC Introduction - Gnrating strong lctric fild is on of

More information

ECE602 Exam 1 April 5, You must show ALL of your work for full credit.

ECE602 Exam 1 April 5, You must show ALL of your work for full credit. ECE62 Exam April 5, 27 Nam: Solution Scor: / This xam is closd-book. You must show ALL of your work for full crdit. Plas rad th qustions carfully. Plas chck your answrs carfully. Calculators may NOT b

More information

SN74LS157MEL LOW POWER SCHOTTKY

SN74LS157MEL LOW POWER SCHOTTKY The LSTTL/MSI SN74LS157 is a high speed Quad 2-Input Multiplexer. Four bits of data from two sources can be selected using the common Select and Enable inputs. The four buffered outputs present the selected

More information

In data sheets and application notes which still contain NXP or Philips Semiconductors references, use the references to Nexperia, as shown below.

In data sheets and application notes which still contain NXP or Philips Semiconductors references, use the references to Nexperia, as shown below. Important notic ar Customr, On 7 Fbruary 207 th formr NXP Standard Product businss bcam a nw company with th tradnam Nxpria. Nxpria is an industry lading supplir of iscrt, Logic and PowrMOS smiconductors

More information

CAT Tap Digitally Programmable Potentiometer (DPP ) with Buffered Wiper

CAT Tap Digitally Programmable Potentiometer (DPP ) with Buffered Wiper CT 00-Tap igitally Programmal Potntiomtr (PP ) with Buffrd Wipr sription Th CT is a singl digitally programmal potntiomtr (PP ) dsignd as an ltroni rplamnt for mhanial potntiomtrs. Idal for automatd adjustmnts

More information

SN74LS147, SN74LS Line to 4 Line and 8 Line to 3 Line Priority Encoders LOW POWER SCHOTTKY

SN74LS147, SN74LS Line to 4 Line and 8 Line to 3 Line Priority Encoders LOW POWER SCHOTTKY 0 Line to Line and 8 Line to 3 Line Priority Encoders The SN7LS7 and the SN7LS8 are Priority Encoders. They provide priority decoding of the inputs to eure that only the highest order data line is encoded.

More information

CAT93C kb Microwire Serial EEPROM

CAT93C kb Microwire Serial EEPROM 16 k Mirowir Srial PROM sription Th CT93C86 is a 16 k Srial PROM mmory dvi whih is onfigurd as ithr rgistrs of 16 its (ORG pin at V CC ) or 8 its (ORG pin at GN). ah rgistr an writtn (or rad) srially y

More information

LOW POWER SCHOTTKY. GUARANTEED OPERATING RANGES ORDERING INFORMATION PLASTIC N SUFFIX CASE 648

LOW POWER SCHOTTKY.   GUARANTEED OPERATING RANGES ORDERING INFORMATION PLASTIC N SUFFIX CASE 648 The SN74LS194A is a High Speed 4-Bit Bidirectional Universal Shift Register. As a high speed multifunctional sequential building block, it is useful in a wide variety of applications. It may be used in

More information