Size: px
Start display at page:

Download ""

Transcription

1 Distributed by: The content and copyrights of the attached material are the property of its owner.

2 HCPL-0/J/0, HCNW0 Intelligent Power Module and Gate Drive Interface Optocouplers Data Sheet Description The HCPL-0 and HCPL-0 contain a GaAsP LED while the HCPL-J and the HCNW0 contain an AlGaAs LED. The LED is optically coupled to an integrated high gain photo detector. Minimized propagation delay difference between devices makes these optocouplers excellent solutions for improving inverter efficiency through reduced switching dead time. An on chip 0 kω output pull-up resistor can be enabled by shorting output pins and, thus eliminating the need for an external pull-up resistor in common IPM applications. Specifications and performance plots are given for typical IPM applications. Functional Diagram NC ANODE CATHODE NC 0 kω V CC V L V O GND Features Performance specified for bommon IPM applications over industrial temperature range: -0 C to 00 C Fast maximum propagation delays t PHL = 0 ns t PLH = 0 ns Minimized Pulse Width Distortion PWD = 0 ns kv/µs minimum common mode transient immunity at V CM = 00 V CTR > % at I F = 0 ma Safety approval: UL Recognized -0 V rms / min. for HCPL-0/0/J -000 V rms / min. for HCPL-0 Option 00 and HCNW0 CSA Approved IEC/EN/DIN EN 0-- Approved -V IORM = 0 Vpeak for HCPL-0 Option 00 -V IORM = 0 Vpeak for HCPL-0 Option 00 -V IORM = 9 Vpeak for HCPL-J -V IORM = Vpeak for HCNW0 Applications IPM isolation Isolated IGBT/MOSFET gate drive AC and brushless DC motor drives Industrial inverters Truth Table LED ON OFF V O L H The connection of a 0. µf bypass capacitor between pins and is recommended. CAUTION: It is advised that normal static precautions be taken in handling and assembly of this component to prevent damage and/or degradation which may be induced by ESD.

3 Selection Guide Standard White Mold Package -Pin DIP -Pin DIP Small Outline Widebody Type (00 Mil) (00 Mil) SO (00 Mil) Hermetic* Part HCPL-0 HCPL-J HCPL-0 HCNW0 HCPL-00 Number HCPL-0 IEC/EN/DIN V IORM = 0 Vpeak V IORM = 9 Vpeak V IORM = 0 Vpeak V IORM = Vpeak EN 0- (Option 00) (Option 00) - Approval *Technical data for these products are on separate Avago publications.

4 Ordering Information HCPL-0, HCPL-0 and HCPL-J are UL Recognized with 0 Vrms for minute per UL. HCNW0 is UL Recognized with 000 Vrms for minute per UL. HCPL-0, HCPL-0, HCPL-J and HCNW0 are approved under CSA Component Acceptance Notice #, File CA. Option Part RoHS non RoHS Surface Gull Tape UL 000 Vrms/ IEC/EN/DIN Number Compliant Compliant Package Mount Wing & Reel Minute rating EN 0-- Quantity -000E no option 00 mil DIP- 0 per tube -00E #00 X X 0 per tube -00E #00 X X X 000 per reel -00E #00 X 0 per tube HCPL-0-0E #0 X X X 0 per tube -0E #0 X X X X 000 per reel -00E #00 X 0 per tube -0E #0 X X X 0 per tube -0E #0 X X X X 000 per reel -000E no option 00 mil DIP- X 0 per tube HCPL-J -00E #00 X X X 0 per tube -00E #00 X X X X 000 per reel -000E no option SO- X 00 per tube HCPL-0-00E #00 X X 00 per reel -00E #00 X X 00 per tube -0E #0 X X X 00 per reel -000E no option 00 mil X X per tube HCNW0-00E #00 Widebody X X X X per tube -00E #00 DIP- X X X X X 0 per reel To order, choose a part number from the part number column and combine with the desired option from the option column to form an order entry. Example : HCPL-0-0E to order product of 00 mil DIP Gull Wing Surface Mount package in Tape and Reel packaging with IEC/EN/DIN EN 0-- Safety Approval and RoHS compliant. Example : HCPL-0 to order product of 00 mil DIP package in Tube packaging and non RoHS compliant. Option datasheets are available. Contact your Avago sales representative or authorized distributor for information. Remarks: The notation #XXX is used for existing products, while (new) products launched since July, 00 and RoHS compliant will use XXXE.

5 UR Package Outline Drawings HCPL-0 Outline Drawing 9. ± 0. (0.0 ± 0.00). ± 0. (0.00 ± 0.00) TYPE NUMBER A XXXXZ OPTION CODE* DATE CODE. ± 0. (0.0 ± 0.00) YYWW UL RECOGNITION.9 (0.0). ± 0. (0.0 ± 0.00). (0.00).0 (0.) TYP ( ) ).9 (0.) MIN. 0. (0.00) MIN..00 ± 0.0 (0.0 ± 0.0) 0. (0.0). ± 0. (0.00 ± 0.00) DIMENSIONS IN MILLIMETERS AND (INCHES). * MARKING CODE LETTER FOR OPTION NUMBERS "L" = OPTION 00 "V" = OPTION 00 OPTION NUMBERS 00 AND 00 NOT MARKED. NOTE: FLOATING LEAD PROTRUSION IS 0. mm (0 mils) HCPL-0 Gull Wing Surface Mount Option 00 Outline Drawing LAND PATTERN RECOMMENDATION 9. ± 0. (0.0 ± 0.00).0 (0.00).0 ± 0. (0.0 ± 0.00) 0.9 (0.0). (0.00).0 (0.00).9 (0.0).0 (0.00). ± 0. (0.0 ± 0.00) 9. ± 0. (0.0 ± 0.00). ± 0. (0.00 ± 0.00) ( ) ).00 ± 0.0 (0.0 ± 0.0). 0. ± 0.0 (0.00) (0.0 ± 0.00) BSC DIMENSIONS IN MILLIMETERS (INCHES). LEAD COPLANARITY = 0.0 mm (0.00 INCHES). 0. ± 0. (0.0 ± 0.00) NOM. NOTE: FLOATING LEAD PROTRUSION IS 0. mm (0 mils)

6 UR Package Outline Drawings HCPL-J Outline Drawing 9.0 ± 0. (0. ± 0.00). ± 0. (0.00 ± 0.00) TYPE NUMBER A XXXXZ OPTION CODE* DATE CODE. ± 0. (0.0 ± 0.00) YYWW UL RECOGNITION.9 (0.0). ± 0. (0.0 ± 0.00). (0.00).0 (0.) TYP ( ) ).9 (0.) MIN. 0. (0.00) MIN..00 ± 0.0 (0.0 ± 0.0) 0. (0.0). ± 0. (0.00 ± 0.00) DIMENSIONS IN MILLIMETERS AND (INCHES). * MARKING CODE LETTER FOR OPTION NUMBERS "L" = OPTION 00 "V" = OPTION 00 OPTION NUMBERS 00 AND 00 NOT MARKED. NOTE: FLOATING LEAD PROTRUSION IS 0. mm (0 mils) HCPL-J Gull Wing Surface Mount Option 00 Outline Drawing LAND PATTERN RECOMMENDATION 9.0 ± 0. (0. ± 0.00).0 (0.00).0 ± 0. (0.0 ± 0.00) 0.9 (0.0). (0.00).0 (0.00).9 (0.0).0 (0.00). ± 0. (0.0 ± 0.00) 9. ± 0. (0.0 ± 0.00). ± 0. (0.00 ± 0.00) ( ) ).00 ± 0.0 (0.0 ± 0.0). 0. ± 0.0 (0.00) (0.0 ± 0.00) BSC DIMENSIONS IN MILLIMETERS (INCHES). LEAD COPLANARITY = 0.0 mm (0.00 INCHES). 0. ± 0. (0.0 ± 0.00) NOM. NOTE: FLOATING LEAD PROTRUSION IS 0. mm (0 mils)

7 HCPL-0 Outline Drawing (-Pin Small Outline Package) LAND PATTERN RECOMMENDATION.9 ± 0. (0. ± 0.00) PIN ONE XXX YWW 0.0 ± 0.0 (0.0 ± 0.00).0 (0.00) BSC.99 ± 0.0 (0. ± 0.00) TYPE NUMBER (LAST DIGITS) DATE CODE 0. (0.0).9 (0.0).9 (0.9) *.00 ± 0. (0.00 ± 0.00) X 0. (0.0). ± 0. (0. ± 0.00). (0.00) 0 ~ 0. ± 0.0 (0.009 ± 0.00) * TOTAL PACKAGE LENGTH (INCLUSIVE OF MOLD FLASH).0 ± 0. (0.0 ± 0.00) DIMENSIONS IN MILLIMETERS (INCHES). LEAD COPLANARITY = 0.0 mm (0.00 INCHES) 0.0 (0.0) MIN. 0.0 ± 0.0 (0.00 ± 0.00) NOTE: FLOATING LEAD PROTRUSION IS 0. mm ( mils) HCNW0 Outline Drawing (-Pin Widebody Package). ± 0. (0. ± 0.00) A HCNWXXXX YYWW TYPE NUMBER DATE CODE.00 (0.) 9.00 ± 0. (0. ± 0.00). (0.0) TYP..0 (0.0) 0. (0.00) TYP ( ) ).0 (0.).90 (0.) 0. (0.0) MIN.. (0.00) TYP.. ± 0. (0.00 ± 0.00) 0.0 (0.0) 0. (0.0) DIMENSIONS IN MILLIMETERS (INCHES). NOTE: FLOATING LEAD PROTRUSION IS 0. mm (0 mils)

8 HCNW0 Gull Wing Surface Mount Option 00 Outline Drawing. ± 0. (0. ± 0.00) LAND PATTERN RECOMMENDATION 9.00 ± 0. (0. ± 0.00). (0.). (0.0).9 (0.09). (0.0).0 ± 0.0 (0. ± 0.0).00 (0.).00 (0.). ± 0. (0.00 ± 0.00). (0.00) BSC DIMENSIONS IN MILLIMETERS (INCHES). 0. ± 0. (0.00 ± 0.00) LEAD COPLANARITY = 0.0 mm (0.00 INCHES)..00 ± 0. (0.09 ± 0.00) NOM ( ) ) NOTE: FLOATING LEAD PROTRUSION IS 0. mm (0 mils)

9 Solder Reflow Temperature Profile TEMPERATURE ( C) PREHEATING RATE C + C/ 0. C/SEC. REFLOW HEATING RATE. C ± 0. C/SEC. 0 C 0 C 0 C C + C/ 0. C. C ± 0. C/SEC. PREHEATING TIME 0 C, SEC. PEAK TEMP. C 0 SEC. 0 SEC. 0 SEC. PEAK TEMP. 0 C SOLDERING TIME 00 C PEAK TEMP. 0 C ROOM TEMPERATURE TIME (SECONDS) TIGHT TYPICAL LOOSE Note: Non-halide flux should be used. Recommended Pb-Free IR Profile TEMPERATURE T p 0 +0/- C T L C RAMP-UP C/SEC. T smax 0-00 C T smin t s PREHEAT 0 to 0 SEC. t p t L TIME WITHIN C of ACTUAL PEAK TEMPERATURE 0-0 SEC. RAMP-DOWN C/SEC. 0 to 0 SEC. t C to PEAK TIME NOTES: THE TIME FROM C to PEAK TEMPERATURE = MINUTES T smax = 00 C, T smin = 0 C Note: Non-halide flux should be used.

10 Regulatory Information The devices contained in this data sheet have been approved by the following agencies: Agency/Standard HCPL-0 HCPL-J HCPL-0 HCNW0 Underwriters Laboratories (UL) UL Recognized under UL, Component Recognized Program, Category FPQU, File E Canadian Standards Component Association (CSA) Acceptance File CA Notice # Verband Deutscher DIN VDE 0 Electrotechniker (VDE) (June 99) IEC/EN/DIN EN 0-- Approved under: IEC 0--:99 + A:00 EN 0--:00 + A:00 DIN EN 0-- (VDE 0 Teil ):00-0 Insulation and Safety Related Specifications Value Parameter Symbol HCPL-0 HCPL-J HCPL-0 HCNW0 Units Conditions Minimum External L(0) mm Measured from input Air Gap (External terminals to output Clearance) terminals, shortest distance through air. Minimum External L(0) mm Measured from input Tracking (External terminals to output Creepage) terminals, shortest distance path along body. Minimum Internal mm Through insulation Plastic Gap distance, conductor to (Internal Clearance) conductor, usually the direct distance between the photoemitter and photodetector inside the optocoupler cavity. Minimum Internal NA NA NA.0 mm Measured from input Tracking (Internal terminals to output Creepage) terminals, along internal cavity. Tracking Resistance CTI 00 Volts DIN IEC /VDE 00 (Comparative Part Tracing Index) Isolation Group IIIa IIIa IIIa IIIa Material Group (DIN VDE 00, /9, Table ) All Avago data sheets report the creepage and clearance inherent to the optocoupler component itself. These dimensions are needed as a starting point for the equipment designer when determining the circuit insulation requirements. However, once mounted on a printed circuit board, minimum creepage and clearance requirements must be met as specified for individual equipment standards. For creepage, the shortest distance path along the surface of a printed circuit board between the solder fillets of the input and output leads must be considered. There are recommended techniques such as grooves and ribs which may be used on a printed circuit board to achieve desired creepage and clearances. Creepage and clearance distances will also change depending on factors such as pollution degree and insulation level. 9

11 IEC/EN/DIN EN 0-- Insulation Related Characteristics HCPL-0 HCPL-0 Description Symbol Option 00 Option 00 HCPL-J HCNW0 Unit Installation classification per DIN VDE 00/.9, Table for rated mains voltage 0 V rms I-IV I-IV I-IV I-IV for rated mains voltage 00 V rms I-III I-IV I-IV I-IV for rated mains voltage 0 V rms I-III I-III I-IV for rated mains voltage 00 V rms I-III I-IV for rated mains voltage 000 V rms I-III Climatic Classification /00/ /00/ /00/ /00/ Pollution Degree (DIN VDE 00/.9) Maximum Working V IORM V peak Insulation Voltage Input to Output Test Voltage, Method b* V IORM x. = V PR, 00% Production Test with t m = V PR 00 0 V peak sec, Partial Discharge < pc Input to Output Test Voltage, Method a* V IORM x. = V PR, Type and Sample Test, t m = 0 sec, V PR 0 9 V peak Partial Discharge < pc Highest Allowable Overvoltage* V IOTM V peak (Transient Overvoltage, t ini = 0 sec) Safety Limiting Values maximum values allowed in the event of a failure, also see Thermal Derating curve. Case Temperature T S 0 0 C Input Current I S INPUT ma Output Power P S OUTPUT mw Insulation Resistance at T S, R S Ω V IO = 00 V *Refer to the optocoupler section of the Designer's Catalog, under regulatory information (IEC/EN/DIN EN 0--) for a detailed description of Method a and Method b partial discharge test profiles. Note: These optocouplers are suitable for "safe electrical isolation" only within the safety limit data. Maintenance of the safety data shall be ensured by means of protective circuits. Note: Insulation Characteristics are per IEC/EN/DIN EN 0--. Note: Surface mount classification is Class A in accordance with CECC

12 Absolute Maximum Ratings Parameter Symbol Min. Max. Units Storage Temperature T S - C Operating Temperature T A C Average Input Current [] I F(avg) ma Peak Input Current [] (0% duty cycle, ms pulse width) I F(peak) 0 ma Peak Transient Input Current (< µs pulse width, 00 pps) I F(tran).0 A Reverse Input Voltage (Pin -) HCPL-0, HCPL-0 V R Volts HCPL-J, HCNW0 Average Output Current (Pin ) I O(avg) ma Resistor Voltage (Pin ) V -0. V CC Volts Output Voltage (Pin -) V O Volts Supply Voltage (Pin -) V CC Volts Output Power Dissipation [] P O 00 mw Total Power Dissipation [] P T mw Lead Solder Temperature (HCPL-0, HCPL-J) 0 C for 0 s,. mm below seating plane Lead Solder Temperature (HCNW0) 0 C for 0 s (up to seating plane) Infrared and Vapor Phase Reflow Temperature See Package Outline Drawings Section (HCPL-0 and Option 00) Recommended Operating Conditions Parameter Symbol Min. Max. Units Power Supply Voltage V CC. 0 Volts Output Voltage V O 0 0 Volts Input Current (ON) I F(on) 0 0 ma Input Voltage (OFF) V F(off) * - 0. V Operating Temperature T A C *Recommended V F(OFF) = - V to 0. V for HCPL-J, HCNW0.

13 Electrical Specifications Over recommended operating conditions unless otherwise specified: T A = -0 C to +00 C, V CC = +. V to 0 V, I F(on) = 0 ma to 0 ma, V F(off) = - V to 0. V Parameter Symbol Device Min. Typ.* Max. Units Test Conditions Fig. Note Current Transfer Ratio CTR 90 % I F = 0 ma, V O = 0. V Low Level Output Current I OL. 9.0 ma I F = 0 ma,, V O = 0. V Low Level Output Voltage V OL V I O =. ma Input Threshold Current I TH HCPL-0. ma V O = 0. V, HCPL-0 I O = 0. ma HCNW0 HCPL-J 0. High Level Output Current I OH 0 µa V F = 0. V High Level Supply Current I CCH 0.. ma V F = 0. V, V O = Open Low Level Supply Current I CCL 0.. ma I F = 0 ma, V O = Open Input Forward Voltage V F HCPL-0.. V I F = 0 ma HCPL-0 HCPL-J...9 HCNW0.. Temperature Coefficient V F / T A HCPL-0 -. mv/ C I F = 0 ma of Forward Voltage HCPL-0 HCPL-J HCNW0 -. Input Reverse Breakdown BV R HCPL-0 V I R = 0 µa Voltage HCPL-0 HCPL-J I R = 00 µa HCNW0 Input Capacitance C IN HCPL-0 0 pf f = MHz, HCPL-0 V F = 0 V HCPL-J HCNW0 Internal Pull-up Resistor R L 0 kω T A = C, Internal Pull-up Resistor R L / T A 0.0 kω/ C Temperature Coefficient *All typical values at C, V CC = V. V F(off) = - V to 0. V for HCPL-J, HCNW0.

14 Switching Specifications (R L = 0 kω External) Over recommended operating conditions unless otherwise specified: T A = -0 C to +00 C, V CC = +. V to 0 V, I F(on) = 0 ma to 0 ma, V F(off) = - V to 0. V Parameter Symbol Min. Typ.* Max. Units Test Conditions Fig. Note Propagation Delay T PHL ns C L = 00 pf I F(on) = 0 ma,,,, Time to Logic HCPL-J 0 V F(off) = 0. V, 0-, Low at Output 00 C L = 0 pf V CC =.0 V, Propagation Delay T PLH ns C L = 00 pf V THLH =.0 V, Time to High V THHL =. V Output Level 0 C L = 0 pf Pulse Width PWD 00 0 ns C L = 00 pf 0 Distortion Propagation Delay t PLH -t PHL ns Difference Between Any Parts Output High Level CM H 0 kv/µs I F = 0 ma, V CC =.0 V, Common Mode V O >.0 V C L = 00 pf, Transient Immunity V CM = 00 V p-p Output Low Level CM L 0 kv/µs I F = 0 ma T A = C 9 Common Mode V O <.0 V Transient Immunity Switching Specifications (R L = Internal Pull-up) Over recommended operating conditions unless otherwise specified: T A = -0 C to +00 C, V CC = +. V to 0 V, I F(on) = 0 ma to 0 ma, V F(off) = - V to 0. V Parameter Symbol Min. Typ.* Max. Units Test Conditions Fig. Note Propagation Delay t PHL ns I F(on) = 0 ma, V F(off) = 0. V,, 9 -, Time to Logic HCPL-J V CC =.0 V, C L = 00 pf, Low at Output V THLH =.0 V, V THHL =. V Propagation Delay Time t PLH ns to High Output Level Pulse Width PWD 0 00 ns 0 Distortion Propagation Delay t PLH -t PHL ns Difference Between Any Parts Output High Level CM H 0 kv/µs I F = 0 ma, V CC =.0 V, Common Mode V O >.0 V C L = 00 pf, Transient Immunity V CM = 00 V p-p, Output Low Level CM L 0 kv/µs I F = ma, T A = C 9 Common Mode V O <.0 V Transient Immunity Power Supply PSR.0 V p-p Square Wave, t RISE, t FALL Rejection > ns, no bypass capacitors *All typical values at C, V CC = V. V F(off) = - V to 0. V for HCPL-J, HCNW0.

15 Package Characteristics Over recommended temperature (T A = -0 C to 00 C) unless otherwise specified. Parameter Sym. Device Min. Typ.* Max. Units Test Conditions Fig. Note Input-Output Momentary V ISO HCPL-0 0 V rms RH < 0%,,0 Withstand Voltage HCPL-0 t = min. HCPL-J 0 T A = C,,0 HCPL-0 000,9, Option00 HCNW0 000,9,0 Resistance R I-O HCPL-0 0 V I-O = 00 Vdc (Input-Output) HCPL-J Ω HCPL-0 HCNW0 0 0 Capacitance C I-O HCPL-0 0. pf f = MHz (Input-Output) HCPL-0 HCPL-J 0. HCNW0 0. *All typical values at C, V CC = V. The Input-Output Momentary Withstand Voltage is a dielectric voltage rating that should not be interpreted as an input-output continuous voltage rating. For the continuous voltage rating refer to the IEC/EN/DIN EN 0-- Insulation Related Characteristics Table (if applicable), your equipment level safety specification or Avago Application Note 0 entitled Optocoupler Input-Output Endurance Voltage, publication number 9-0E. Notes:. Derate linearly above 90 C free-air temperature at a rate of 0. ma/ C.. Derate linearly above 90 C free-air temperature at a rate of. ma/ C.. Derate linearly above 90 C free-air temperature at a rate of.0 mw/ C.. Derate linearly above 90 C free-air temperature at a rate of. mw/ C.. CURRENT TRANSFER RATIO in percent is defined as the ratio of output collector current (I O ) to the forward LED input current (I F ) times 00.. Device considered a two-terminal device: Pins,,, and shorted together and Pins,,, and shorted together.. In accordance with UL, each optocoupler is proof tested by applying an insulation test voltage 00 V rms for second (leakage detection current limit, I I-O µa).. In accordance with UL, each optocoupler is proof tested by applying an insulation test voltage 00 V rms for second (leakage detection current limit, I i-o µa). 9. In accordance with UL, each optocoupler is proof tested by applying an insulation test voltage 000 V rms for second (leakage detection current limit, I I-O µa). 0. This test is performed before the 00% Production test shown in the IEC/EN/DIN EN 0-- Insulation Related Characteristics Table, if applicable.. Pulse: f = 0 khz, Duty Cycle = 0%.. The internal 0 kω resistor can be used by shorting pins and together.. Due to tolerance of the internal resistor, and since propagation delay is dependent on the load resistor value, performance can be improved by using an external 0 kω % load resistor. For more information on how propagation delay varies with load resistance, see Figure.. The R L = 0 kω, C L = 00 pf load represents a typical IPM (Intelligent Power Module) load.. See Option 00 data sheet for more information.. Use of a 0. µf bypass capacitor connected between pins and can improve performance by filtering power supply line noise.. The difference between t PLH and t PHL between any two devices under the same test condition. (See IPM Dead Time and Propagation Delay Specifications section.). Common mode transient immunity in a Logic High level is the maximum tolerable dv CM /dt of the common mode pulse, V CM, to assure that the output will remain in a Logic High state (i.e., V O >.0 V). 9. Common mode transient immunity in a Logic Low level is the maximum tolerable dv CM /dt of the common mode pulse, V CM, to assure that the output will remain in a Logic Low state (i.e., V O <.0 V). 0. Pulse Width Distortion (PWD) is defined as t PHL - t PLH for any given device.

16 I O OUTPUT CURRENT ma V O = 0. V 00 C C -0 C 0 0 NORMALIZED OUTPUT CURRENT I F = 0 ma V O = 0. V I OH HIGH LEVEL OUTPUT CURRENT µa V F = 0. V V CC = V O =. V OR 0 V. V 0 V I F FORWARD LED CURRENT ma T A TEMPERATURE C T A TEMPERATURE C Figure. Typical transfer characteristics. Figure. Normalized output current vs. temperature. Figure. High level output current vs. temperature. I F FORWARD CURRENT ma HCPL-0/0 V F + I F T A = C V F FORWARD VOLTAGE VOLTS.0 I F INPUT FORWARD CURRENT ma T A = C V F + HCPL-J/HCNW0 I F V F INPUT FORWARD VOLTAGE V Figure. HCPL-0 and HCPL-0 input current vs. forward voltage. Figure. HCPL-J and HCNW0 input current vs. forward voltage. I F(ON) =0 ma + V 0 kω 0. µf C L * 0 kω V OUT + V CC = V I f V O t f 90% 90% t r V THHL 0% 0% V THLH *TOTAL LOAD CAPACITANCE t PHL t PLH Figure. Propagation delay test circuit.

17 V CM I F 0 kω 0. µf 0 kω δv δt = V CM t B A V OUT + V CC = V OV t V FF + 00 pf* *00 pf TOTAL CAPACITANCE V O SWITCH AT A: I F = 0 ma V O SWITCH AT B: I F = 0 ma V CC V OL + V CM = 00 V Figure. CMR test circuit. Typical CMR waveform. t P PROPAGATION DELAY ns t PLH t PHL I F = 0 ma V CC = V CL = 00 pf RL = 0 kω (EXTERNAL) T A TEMPERATURE C t P PROPAGATION DELAY ns I F = 0 ma V CC = V CL = 00 pf RL = 0 kω (INTERNAL) T A TEMPERATURE C t PLH t PHL t P PROPAGATION DELAY ns I F = 0 ma V CC = V CL = 00 pf T A = C t PLH t PHL RL LOAD RESISTANCE kω Figure. Propagation delay with external 0 kω RL vs. temperature. Figure 9. Propagation delay with internal 0 kω RL vs. temperature. Figure 0. Propagation delay vs. load resistance. t P PROPAGATION DELAY ns I F = 0 ma V CC = V RL = 0 kω T A = C t PLH t PHL CL LOAD CAPACITANCE pf t P PROPAGATION DELAY ns I F = 0 ma CL = 00 pf RL = 0 kω T A = C 000 t PLH t PHL V CC SUPPLY VOLTAGE V t P PROPAGATION DELAY ns t PLH t PHL V CC = V CL = 00 pf RL = 0 kω T A = C I F FORWARD LED CURRENT ma Figure. Propagation delay vs. load capacitance. Figure. Propagation delay vs. supply voltage. Figure. Propagation delay vs. input current.

18 OUTPUT POWER P S, INPUT CURRENT I S (0) HCPL-0 OPTION 00/HCPL-J P S (mw) I S (ma) FOR HCPL-0 OPTION 00 I S (ma) FOR HCPL-J T S CASE TEMPERATURE C OUTPUT POWER P S, INPUT CURRENT I S (0) HCPL-0 OPTION 00/HCNW0 P S (mw) FOR HCNW0 I S (ma) FOR HCNW0 P S (mw) FOR HCPL-0 OPTION 00 I S (ma) FOR HCPL-0 OPTION T S CASE TEMPERATURE C Figure. Thermal derating curve, dependence of safety limiting value with case temperature per IEC/EN/DIN EN V 0 kω 0. µf 0 kω + V CC = V C LEDP 0 kω CMOS 0 Ω 00 pf V OUT C LEDN *00 pf TOTAL CAPACITANCE Figure. Recommended LED drive circuit. Figure. Optocoupler input to output capacitance model for unshielded optocouplers. + V 0 kω C LEDP C LED0 0 kω 0. µf C LED0 0 Ω 0 kω + V CC = V C LEDN CMOS 00 pf V OUT *00 pf TOTAL CAPACITANCE Figure. Optocoupler input to output capacitance model for shielded optocouplers. Figure. LED drive circuit with resistor connected to LED anode (not recommended).

19 I TOTAL* 0 Ω I CLEDP C LED0 I F C LEDP C LEDN I CLED0 0 kω C LED0 * THE ARROWS INDICATE THE DIRECTION OF CURRENT FLOW FOR +dv CM /dt TRANSIENTS. V OUT 0 kω 00 pf 0 Ω + V R ** C LEDP C LED0 I CLEDN* C LEDN 0 kω C LED0 * THE ARROWS INDICATE THE DIRECTION OF CURRENT FLOW FOR +dv CM /dt TRANSIENTS. ** OPTIONAL CLAMPING DIODE FOR IMPROVED CMH PERFORMANCE. V R < V F (OFF) DURING +dv CM /dt. V OUT 0 kω 00 pf + V CM + V CM Figure 9. AC equivalent circuit for Figure during common mode transients. Figure 0. AC equivalent circuit for Figure during common mode transients. + V 0 kω Q C LEDP C LED0 C LEDN I CLEDN* 0 kω C LED0 V OUT 0 kω 00 pf Q * THE ARROWS INDICATE THE DIRECTION OF CURRENT FLOW FOR +dv CM /dt TRANSIENTS. + V CM Figure. Not recommended open collector LED drive circuit. Figure. AC Equivalent circuit for Figure during common mode transients. + V 0 kω Figure. Recommended LED drive circuit for ultra high CMR.

20 HCPL-0 V CC + V I LED 0 kω 0. µf 0 kω IPM +HV 0 Ω V OUT CMOS Q M HCPL-0 V CC HCPL-0 Q + V I LED 0 kω 0. µf 0 kω HCPL-0 HCPL-0 -HV 0 Ω V OUT HCPL-0 CMOS HCPL-0 Figure. Typical application circuit. I LED V OUT V OUT Q ON Q OFF Q OFF Q ON I LED I LED V OUT V OUT I LED Q ON Q OFF t PLH Q OFF Q ON t PLH MIN. t PLH PDD* t PHL MIN. t PHL DEAD TIME t PHL MIN. PDD* = (t PLH- t PHL ) = t PLH - t PHL MIN. *PDD = PROPAGATION DELAY DIFFERENCE NOTE: THE PROPAGATION DELAYS USED TO CALCULATE PDD ARE TAKEN AT EQUAL TEMPERATURES. MAXIMUM DEAD TIME (DUE TO OPTOCOUPLER) = (t PLH - t PLH MIN. ) + (t PHL - t PHL MIN. ) = (t PLH - t PHL MIN. ) - (t PLH MIN. - t PHL ) = PDD* - PDD* MIN. *PDD = PROPAGATION DELAY DIFFERENCE NOTE: THE PROPAGATION DELAYS USED TO CALCULATE THE MAXIMUM DEAD TIME ARE TAKEN AT EQUAL TEMPERATURES. Figure. Minimum LED skew for zero dead time. Figure. Waveforms for dead time calculation. 9

21 LED Drive Circuit Considerations for Ultra High CMR Performance Without a detector shield, the dominant cause of optocoupler CMR failure is capacitive coupling from the input side of the optocoupler, through the package, to the detector IC as shown in Figure. The HCPL-0 series improve CMR performance by using a detector IC with an optically transparent Faraday shield, which diverts the capacitively coupled current away from the sensitive IC circuitry. However, this shield does not eliminate the capacitive coupling between the LED and the optocoupler output pins and output ground as shown in Figure. This capacitive coupling causes perturbations in the LED current during common mode transients and becomes the major source of CMR failures for a shielded optocoupler. The main design objective of a high CMR LED drive circuit becomes keeping the LED in the proper state (on or off) during common mode transients. For example, the recommended application circuit (Figure ), can achieve kv/µs CMR while minimizing component complexity. Note that a CMOS gate is recommended in Figure to keep the LED off when the gate is in the high state. Another cause of CMR failure for a shielded optocoupler is direct coupling to the optocoupler output pins through C LEDO and C LEDO in Figure. Many factors influence the effect and magnitude of the direct coupling including: the use of an internal or external output pull-up resistor, the position of the LED current setting resistor, the connection of the unused input package pins, and the value of the capacitor at the optocoupler output (C L ). Techniques to keep the LED in the proper state and minimize the effect of the direct coupling are discussed in the next two sections. CMR with the LED On (CMR L ) A high CMR LED drive circuit must keep the LED on during common mode transients. This is achieved by overdriving the LED current beyond the input threshold so that it is not pulled below the threshold during a transient. The recommended minimum LED current of 0 ma provides adequate margin over the maximum I TH of.0 ma (see Figure ) to achieve kv/µs CMR. Capacitive coupling is higher when the internal load resistor is used (due to C LEDO ) and an I F = ma is required to obtain 0 kv/µs CMR. The placement of the LED current setting resistor effects the ability of the drive circuit to keep the LED on during transients and interacts with the direct coupling to the optocoupler output. For example, the LED resistor in Figure is connected to the anode. Figure 9 shows the AC equivalent circuit for Figure during common mode transients. During a +dvcm/dt in Figure 9, the current available at the LED anode (Itotal) is limited by the series resistor. The LED current (I F ) is reduced from its DC value by an amount equal to the current that flows through C LEDP and C LEDO. The situation is made worse because the current through C LEDO has the effect of trying to pull the output high (toward a CMR failure) at the same time the LED current is being reduced. For this reason, the recommended LED drive circuit (Figure ) places the current setting resistor in series with the LED cathode. Figure 0 is the AC equivalent circuit for Figure during common mode transients. In this case, the LED current is not reduced during a +dvcm/dt transient because the current flowing through the package capacitance is supplied by the power supply. During a -dvcm/dt transient, however, the LED current is reduced by the amount of current flowing through C LEDN. But, better CMR performance is achieved since the current flowing in C LEDO during a negative transient acts to keep the output low. Coupling to the LED and output pins is also affected by the connection of pins and. If CMR is limited by perturbations in the LED on current, as it is for the recommended drive circuit (Figure ), pins and should be connected to the input circuit common. However, if CMR performance is limited by direct coupling to the output when the LED is off, pins and should be left unconnected. CMR with the LED Off (CMR H ) A high CMR LED drive circuit must keep the LED off (V F V F(OFF) ) during common mode transients. For example, during a +dvcm/dt transient in Figure 0, the current flowing through C LEDN is supplied by the parallel combination of the LED and series resistor. As long as the voltage developed across the resistor is less than V F(OFF) the 0

22 LED will remain off and no common mode failure will occur. Even if the LED momentarily turns on, the 00 pf capacitor from pins - will keep the output from dipping below the threshold. The recommended LED drive circuit (Figure ) provides about 0 V of margin between the lowest optocoupler output voltage and a V IPM threshold during a kv/µs transient with V CM = 00 V. Additional margin can be obtained by adding a diode in parallel with the resistor, as shown by the dashed line connection in Figure 0, to clamp the voltage across the LED below V F(OFF). Since the open collector drive circuit, shown in Figure, cannot keep the LED off during a +dvcm/dt transient, it is not desirable for applications requiring ultra high CMR H performance. Figure is the AC equivalent circuit for Figure during common mode transients. Essentially all the current flowing through C LEDN during a +dvcm/dt transient must be supplied by the LED. CMR H failures can occur at dv/dt rates where the current through the LED and C LEDN exceeds the input threshold. Figure is an alternative drive circuit which does achieve ultra high CMR performance by shunting the LED in the off state. IPM Dead Time and Propagation Delay Specifications The HCPL-0 series include a Propagation Delay Difference specification intended to help designers minimize dead time in their power inverter designs. Dead time is the time period during which both the high and low side power transistors (Q and Q in Figure ) are off. Any overlap in Q and Q conduction will result in large currents flowing through the power devices between the high and low voltage motor rails. To minimize dead time the designer must consider the propagation delay characteristics of the optocoupler as well as the characteristics of the IPM IGBT gate drive circuit. Considering only the delay characteristics of the optocoupler (the characteristics of the IPM IGBT gate drive circuit can be analyzed in the same way) it is important to know the minimum and maximum turn-on (t PHL ) and turn-off (t PLH ) propagation delay specifications, preferably over the desired operating temperature range. The limiting case of zero dead time occurs when the input to Q turns off at the same time that the input to Q turns on. This case determines the minimum delay between LED turn-off and LED turn-on, which is related to the worst case optocoupler propagation delay waveforms, as shown in Figure. A minimum dead time of zero is achieved in Figure when the signal to turn on LED is delayed by (t PLH max - t PHL min) from the LED turn off. Note that the propagation delays used to calculate PDD are taken at equal temperatures since the optocouplers under consideration are typically mounted in close proximity to each other. (Specifically, t PLH max and t PHL min in the previous equation are not the same as the t PLH max and t PHL min, over the full operating temperature range, specified in the data sheet.) This delay is the maximum value for the propagation delay difference specification which is specified at 0 ns for the HCPL-0 series over an operating temperature range of -0 C to 00 C. Delaying the LED signal by the maximum propagation delay difference ensures that the minimum dead time is zero, but it does not tell a designer what the maximum dead time will be. The maximum dead time occurs in the highly unlikely case where one optocoupler with the fastest t PLH and another with the slowest t PHL are in the same inverter leg. The maximum dead time in this case becomes the sum of the spread in the t PLH and t PHL propagation delays as shown in Figure. The maximum dead time is also equivalent to the difference between the maximum and minimum propagation delay difference specifications. The maximum dead time (due to the optocouplers) for the HCPL-0 series is 00 ns (= 0 ns - (-0 ns) ) over an operating temperature range of -0 C to 00 C.

23 For product information and a complete list of distributors, please go to our website: Avago, Avago Technologies, and the A logo are trademarks of Avago Technologies Limited in the United States and other countries. Data subject to change. Copyright 00 Avago Technologies Limited. All rights reserved. Obsoletes 99-EN AV0-0EN July 0, 00

HIGH SPEED-10 MBit/s LOGIC GATE OPTOCOUPLERS

HIGH SPEED-10 MBit/s LOGIC GATE OPTOCOUPLERS DESCRIPTION The / optocouplers consist of an AlGaAS LED, optically coupled to a very high speed integrated photo-detector logic gate with a strobable output. The devices are housed in a compact small-outline

More information

1.0 Amp Output Current IGBT Gate Drive Photocoupler with Rail-to-Rail Output Voltage in Stretched SO6

1.0 Amp Output Current IGBT Gate Drive Photocoupler with Rail-to-Rail Output Voltage in Stretched SO6 .0 Amp Output Current IGBT Gate Drive Photocoupler with Rail-to-Rail Output Voltage in Stretched SO. Description The Photocoupler is ideally suited for driving power IGBTs and MOSFETs used in motor control

More information

HIGH SPEED TRANSISTOR OPTOCOUPLERS

HIGH SPEED TRANSISTOR OPTOCOUPLERS SINGLECHANNEL: PACKAGE SCHEMATIC N/C V CC + V CC V F + V F 7 V B _ 7 V 0 _ V O _ V 0 V F N/C 4 5 GND + 4 5 GND,,, Pin 7 is not connected in Part Number / DESCRIPTION The /, / and / optocouplers consist

More information

HIGH SPEED TRANSISTOR OPTOCOUPLERS

HIGH SPEED TRANSISTOR OPTOCOUPLERS DESCRIPTION The HCPL05XX, and HCPL04XX optocouplers consist of an AlGaAs LED optically coupled to a high speed photodetector transistor housed in a compact pin small outline package. A separate connection

More information

Photocoupler Product Data Sheet LTV-60L series LITE-ON DCC RELEASE

Photocoupler Product Data Sheet LTV-60L series LITE-ON DCC RELEASE Product Data Sheet Spec No. :DS7-215-87 Effective Date: 1/18/218 Revision: B LITE-ON DCC RELEASE BNS-OD-FC1/A4 LITE-ON Technology Corp. / Optoelectronics No.9,Chien 1 Road, Chung Ho, New Taipei City 23585,

More information

Photocoupler Product Data Sheet LTV-340 series LITE-ON DCC RELEASE

Photocoupler Product Data Sheet LTV-340 series LITE-ON DCC RELEASE Product Data Sheet Spec No. :DS70-06-00 Effective Date: 0/8/08 Revision: A LITE-ON DCC RELEASE BNS-OD-FC00/A LITE-ON Technology Corp. / Optoelectronics No.90,Chien Road, Chung Ho, New Taipei City 8, Taiwan,

More information

FOD060L, FOD260L 3.3V/5V High Speed-10 MBit/s Logic Gate Optocouplers

FOD060L, FOD260L 3.3V/5V High Speed-10 MBit/s Logic Gate Optocouplers FOD060L, FOD260L 3.3V/5V High Speed-0 MBit/s Logic Gate Optocouplers Features FOD060L in SO and FOD260L in -pin DIP Very high speed 0 MBit/s Superior CMR 50 kv/µs at,000v peak Fan-out of over -40 C to

More information

Photocoupler Product Data Sheet LTV-0601 Spec No.: DS Effective Date: 07/06/2016 LITE-ON DCC RELEASE

Photocoupler Product Data Sheet LTV-0601 Spec No.: DS Effective Date: 07/06/2016 LITE-ON DCC RELEASE Product Data Sheet LTV-0601 Spec No.: DS70-2013-0015 Effective Date: 07/06/2016 Revision: C LITE-ON DCC RELEASE BNS-OD-FC001/A4 LITE-ON Technology Corp. / Optoelectronics No.90,Chien 1 Road, Chung Ho,

More information

Photocoupler Product Data Sheet 6N137 series Spec No.: DS Effective Date: 04/25/2014 LITE-ON DCC RELEASE

Photocoupler Product Data Sheet 6N137 series Spec No.: DS Effective Date: 04/25/2014 LITE-ON DCC RELEASE Photocoupler Product Data Sheet Spec No.: DS70-2008-0035 Effective Date: 04/25/2014 Revision: B LITE-ON DCC RELEASE BNS-OD-FC001/A4 LITE-ON Technology Corp. / Optoelectronics No.90,Chien 1 Road, Chung

More information

Photocoupler Product Data Sheet LTV-M601 Series Spec No.: DS Effective Date: 07/06/2016 LITE-ON DCC RELEASE

Photocoupler Product Data Sheet LTV-M601 Series Spec No.: DS Effective Date: 07/06/2016 LITE-ON DCC RELEASE Product Data Sheet LTV-M601 Series Spec No.: DS70-2013-0020 Effective Date: 07/06/2016 Revision: D LITE-ON DCC RELEASE BNS-OD-FC001/A4 LITE-ON Technology Corp. / Optoelectronics No.90,Chien 1 Road, Chung

More information

Photocoupler Product Data Sheet LTV-M601 Series LITE-ON DCC RELEASE

Photocoupler Product Data Sheet LTV-M601 Series LITE-ON DCC RELEASE Product Data Sheet LTV-M61 Series Spec No. :DS7-213-2 Effective Date: 8/16/218 Revision: E LITE-ON DCC RELEASE BNS-OD-FC1/A4 LITE-ON Technology Corp. / Optoelectronics No.9,Chien 1 Road, Chung Ho, New

More information

Optocoupler, Photodarlington Output, High Gain, With Base Connection

Optocoupler, Photodarlington Output, High Gain, With Base Connection End of Life January-208 - Alternative Device: CNY7 HB, HB2, HB3 Optocoupler, Photodarlington Output, High Gain, With Base Connection FEATURES A C NC 2 3 6 5 4 B C E Isolation test voltage: 4420 V RMS Coupling

More information

MOC8111 MOC8112 MOC8113

MOC8111 MOC8112 MOC8113 PACKAGE SCHEMATIC ANODE 6 N/C 6 6 CATHODE 2 5 COLLECTOR N/C 3 4 EMITTER 6 DESCRIPTION The MOC8X series consists of a Gallium Arsenide IRED coupled with an NPN phototransistor. The base of the transistor

More information

Optocoupler, Phototransistor Output, with Base Connection

Optocoupler, Phototransistor Output, with Base Connection Vishay Semiconductors Optocoupler, Phototransistor Output, FEATURES A 6 B Isolation test voltage 5300 V RMS Interfaces with common logic families C NC 2 3 V D E 5 4 C E Input-output coupling capacitance

More information

Optocoupler, Phototransistor Output, Single Channel, Half Pitch Mini-Flat Package

Optocoupler, Phototransistor Output, Single Channel, Half Pitch Mini-Flat Package TCMT11. Series Optocoupler, Phototransistor Output, Single Channel, Half Pitch Mini-Flat Package 22628-1 C E 4 3 1 2 DESCRIPTION The TCMT11. series consist of a phototransistor optically coupled to a gallium

More information

Phototransistor. Industry Standard Single Channel 6 Pin DIP Optocoupler

Phototransistor. Industry Standard Single Channel 6 Pin DIP Optocoupler Phototransistor Industry Standard Single Channel 6 Pin DIP Optocoupler DEVICE TYPES Part No. CTR % Min. Part No. CTR % Min. 4N25 2 MCT2 2 4N26 2 MCT2E 2 4N27 MCT27 5 4N28 MCT27 45 9 4N35 MCT272 75 5 4N36

More information

Optocoupler, Phototransistor Output, LSOP-4, 110 C Rated, Long Mini-Flat Package

Optocoupler, Phototransistor Output, LSOP-4, 110 C Rated, Long Mini-Flat Package TCLT11. Series Optocoupler, Phototransistor Output, LSOP-4, 11 C Rated, Long Mini-Flat Package 17295-5 DESCRIPTION The TCLT11. series consists of a phototransistor optically coupled to a gallium arsenide

More information

PHOTO SCR OPTOCOUPLERS

PHOTO SCR OPTOCOUPLERS PACKAGE SCHEMATIC 6 6 ANODE 6 GATE CATHODE 2 5 ANODE N/C 3 4 CATHODE 6 DESCRIPTION The HC series consists of a gallium-arsenide infrared emitting diode optically coupled with a light activated silicon

More information

MOC8101, MOC8102, MOC8103, MOC8104, MOC8105 Optocoupler, Phototransistor Output, no Base Connection

MOC8101, MOC8102, MOC8103, MOC8104, MOC8105  Optocoupler, Phototransistor Output, no Base Connection MOC80, MOC80, MOC803, MOC80, MOC80 Optocoupler, Phototransistor Output, no Base Connection i79009- DESCRIPTION The MOC80, MOC80, MOC803, MOC80, MOC80 family optocoupler consisting of a gallium arsenide

More information

Optocoupler with Transistor Output

Optocoupler with Transistor Output Optocoupler with Transistor Output 17197_4 DESCRIPTION The HS817 series consists of a phototransistor optically coupled to a gallium arsenide infrared-emitting diode in a 4-lead plastic dual inline package.

More information

MOC205-M MOC206-M MOC207-M MOC208-M

MOC205-M MOC206-M MOC207-M MOC208-M DESCRIPTION These devices consist of a gallium arsenide infrared emitting diode optically coupled to a monolithic silicon phototransistor detector, in a surface mountable, small outline, plastic package.

More information

Optocoupler, Phototransistor Output, no Base Connection

Optocoupler, Phototransistor Output, no Base Connection Optocoupler, Phototransistor Output, no Base Connection FEATURES A C NC 1 2 3 6 5 4 NC C E Isolation test voltage, 5 V RMS No base terminal connection for improved common mode interface immunity Long term

More information

GENERAL PURPOSE 6-PIN PHOTOTRANSISTOR OPTOCOUPLERS

GENERAL PURPOSE 6-PIN PHOTOTRANSISTOR OPTOCOUPLERS 4N37 HA HA2 HA3 HA4 HA5 WHITE PACKAGE (-M SUFFIX) SCHEMATIC 2 3 NC PIN. ANODE 2. CATHODE 3. NO CONNECTION 4. EMITTER 5. COLLECTOR. BASE 5 4 BLACK PACKAGE (NO -M SUFFIX) DESCRIPTION The general purpose

More information

PHOTOTRANSISTOR OPTOCOUPLERS

PHOTOTRANSISTOR OPTOCOUPLERS MCT MCTE MCT0 MCT7 MCT00 MCT0 MCT0 WHITE PACKAGE (-M SUFFIX) BLACK PACKAGE (NO -M SUFFIX) DESCRIPTION The MCTXXX series optoisolators consist of a gallium arsenide infrared emitting diode driving a silicon

More information

H11AV1-M H11AV1A-M H11AV2-M H11AV2A-M

H11AV1-M H11AV1A-M H11AV2-M H11AV2A-M PACKAGE OUTLINE SCHEMATIC 6 6 HAVS-M, HAV2S-M 6 HAV-M, HAV2-M 2 3 NC PIN. ANODE 2. CATHODE 3. NO CONNECTION 4. EMITTER 5. COLLECTOR 6. BASE 5 4 6 HAVA-M, HAV2A-M DESCRIPTION The general purpose optocouplers

More information

CNY64/ CNY65/ CNY66. Optocoupler with Phototransistor Output. Vishay Telefunken. Description. Applications. VDE Standards

CNY64/ CNY65/ CNY66. Optocoupler with Phototransistor Output. Vishay Telefunken. Description. Applications. VDE Standards Optocoupler with Phototransistor Output Description The CNY64/ CNY65/ CNY66 consist of a phototransistor optically coupled to a gallium arsenide infrared-emitting diode in a 4-lead plastic package. The

More information

4-PIN PHOTOTRANSISTOR OPTOCOUPLERS

4-PIN PHOTOTRANSISTOR OPTOCOUPLERS PACKAGE HAA84 SCHEMATIC 4 COLLECTOR 4 2 3 EMITTER DESCRIPTION The HAA84 Series consists of two gallium arsenide infrared emitting diodes, connected in inverse parallel, driving a single silicon phototransistor

More information

GENERAL PURPOSE 6-PIN PHOTOTRANSISTOR OPTOCOUPLERS

GENERAL PURPOSE 6-PIN PHOTOTRANSISTOR OPTOCOUPLERS TIL TIL-M TIL7-M MOC800-M WHITE PACKAGE (-M SUFFIX) SCHEMATIC 2 3 NC 5 4 PIN. ANODE 2. CATHODE 3. NO CONNECTION 4. EMITTER 5. COLLECTOR. BASE BLACK PACKAGE (NO -M SUFFIX) DESCRIPTION The MOC800, TIL and

More information

MOCD223M Dual-channel Phototransistor Small Outline Surface Mount Optocouplers

MOCD223M Dual-channel Phototransistor Small Outline Surface Mount Optocouplers MOCD223M Dual-channel Phototransistor Small Outline Surface Mount Optocouplers Features U.L. Recognized (File #E90700, Volume 2) VDE Recognized (File #13616) (add option V for VDE approval, i.e, MOCD223VM)

More information

CNY17 Series. Optocoupler with Phototransistor Output. Vishay Telefunken. Description. Applications. VDE Standards.

CNY17 Series. Optocoupler with Phototransistor Output. Vishay Telefunken. Description. Applications. VDE Standards. Optocoupler with Phototransistor Output Description The CNY7 series consists of a phototransistor optically coupled to a gallium arsenide infrared-emitting diode in a 6-lead plastic dual inline package.

More information

SFH615A / SFH6156. Pb Pb-free. Optocoupler, High Reliability, 5300 V RMS VISHAY. Vishay Semiconductors

SFH615A / SFH6156. Pb Pb-free. Optocoupler, High Reliability, 5300 V RMS VISHAY. Vishay Semiconductors SFH6A / SFH66 Optocoupler, High Reliability, 300 V RMS Features Excellent CTR Linearity Depending on Forward Current Isolation Test Voltage, 300 V RMS Fast Switching Times Low CTR Degradation Low Coupling

More information

Optocoupler, Phototransistor Output, with Base Connection

Optocoupler, Phototransistor Output, with Base Connection Vishay Semiconductors Optocoupler, Phototransistor Output, 2842 DESCRIPTION i79004-4 Each optocoupler consists of gallium arsenide infrared LED and a silicon NPN phototransistor. AGENCY APPROVALS Underwriters

More information

4-PIN PHOTOTRANSISTOR OPTOCOUPLERS

4-PIN PHOTOTRANSISTOR OPTOCOUPLERS PACKAGE HAA84 SCHEMATIC 4 COLLECTOR 4 2 3 EMITTER DESCRIPTION The HAA84 Series consists of two gallium arsenide infrared emitting diodes, connected in inverse parallel, driving a single silicon phototransistor

More information

SGM7SZ00 Small Logic Two-Input NAND Gate

SGM7SZ00 Small Logic Two-Input NAND Gate GENERAL DESCRIPTION The SGM7SZ00 is a single two-input NAND gate from SGMICRO s Small Logic series. The device is fabricated with advanced CMOS technology to achieve ultra-high speed with high output drive

More information

PHOTODARLINGTON OPTOCOUPLERS

PHOTODARLINGTON OPTOCOUPLERS DESCRIPTION The CNX48U, HBX, and TIL3 have a gallium arsenide infrared emitter optically coupled to a silicon planar photodarlington. CNX48U HB HB2 HB255 HB3 TIL3 FEATURES High sensitivity to low input

More information

TCLT10.. Series. Optocoupler with Phototransistor Output. Vishay Semiconductors. Description. Applications. VDE Standards

TCLT10.. Series. Optocoupler with Phototransistor Output. Vishay Semiconductors. Description. Applications. VDE Standards Optocoupler with Phototransistor Output Description The TCLT1.. Series consists of a phototransistor optically coupled to a gallium arsenide infraredemitting diode in a 4-lead SO6L package. The elements

More information

SDT800-STR. Description. Features. Agency Approvals. Applications. Absolute Maximum Ratings. Schematic Diagram. Ordering Information

SDT800-STR. Description. Features. Agency Approvals. Applications. Absolute Maximum Ratings. Schematic Diagram. Ordering Information Description The consists of two phototransistors, each optically coupled to a light emitting diode for DC input operation. Optical coupling between the input IR LED and output phototransistor allows for

More information

PHOTOTRANSISTOR OPTOCOUPLERS

PHOTOTRANSISTOR OPTOCOUPLERS DESCRIPTION The CNY7 series consists of a Gallium Arsenide IRED coupled with an NPN phototransistor. FEATURES CNY7-/2/3 are also available in white package by specifying -M suffix (eg. CNY7-2-M) UL recognized

More information

TCET110.(G) up to TCET4100. Optocoupler with Phototransistor Output. Vishay Telefunken. Description. Applications. VDE Standards

TCET110.(G) up to TCET4100. Optocoupler with Phototransistor Output. Vishay Telefunken. Description. Applications. VDE Standards Optocoupler with Phototransistor Output Description The TCET11./ TCET2/ TCET4 consists of a phototransistor optically coupled to a gallium arsenide infrared-emitting diode in a 4-lead up to 16-lead plastic

More information

Low Voltage 2-1 Mux, Level Translator ADG3232

Low Voltage 2-1 Mux, Level Translator ADG3232 Low Voltage 2-1 Mux, Level Translator ADG3232 FEATURES Operates from 1.65 V to 3.6 V Supply Rails Unidirectional Signal Path, Bidirectional Level Translation Tiny 8-Lead SOT-23 Package Short Circuit Protection

More information

SFH615A/SFH6156. Optocoupler, Phototransistor Output, High Reliability, 5300 V RMS. Vishay Semiconductors

SFH615A/SFH6156. Optocoupler, Phototransistor Output, High Reliability, 5300 V RMS. Vishay Semiconductors Optocoupler, Phototransistor Output, High Reliability, 300 V RMS Features Excellent CTR Linearity Depending on Forward Current Isolation Test Voltage, 300 V RMS e3 Fast Switching Times Low CTR Degradation

More information

Optocoupler, Phototransistor Output, with Base Connection

Optocoupler, Phototransistor Output, with Base Connection FEATURES A 6 B Current transfer ratio (see order information) C 2 5 C Isolation test voltage 5300 V RMS Lead (Pb)-free component NC 3 4 E Component in accordance to RoHS 2002/95/EC and WEEE 2002/96/EC

More information

Photocoupler Product Data Sheet LTV-100X-G series datasheet Spec No.: DS Effective Date: 11/03/2016 LITE-ON DCC RELEASE

Photocoupler Product Data Sheet LTV-100X-G series datasheet Spec No.: DS Effective Date: 11/03/2016 LITE-ON DCC RELEASE Product Data Sheet LTV-100X-G series datasheet Spec No.: DS70-2013-0012 Effective Date: 11/03/2016 Revision: G LITE-ON DCC RELEASE BNS-OD-FC001/A4 LITE-ON Technology Corp. / Optoelectronics No.90,Chien

More information

ILD620/ 620GB / ILQ620/ 620GB

ILD620/ 620GB / ILQ620/ 620GB Optocoupler, Phototransistor Output, AC Input (Dual, Quad Channel) Features Identical Channel to Channel Footprint ILD620 Crosses to TLP620-2 ILQ620 Crosses to TLP620-4 High Collector-Emitter Voltage,

More information

For the electronic measurement of current: DC, AC, pulsed..., with galvanic separation between the primary and the secondary circuit.

For the electronic measurement of current: DC, AC, pulsed..., with galvanic separation between the primary and the secondary circuit. Current Transducer LDSR 0.3-TP/SP1 I P R N = 300 ma For the electronic measurement of current: DC, AC, pulsed..., with galvanic separation between the primary and the secondary circuit. Features Closed

More information

TLP250 TLP250. Transistor Inverter Inverter For Air Conditioner IGBT Gate Drive Power MOS FET Gate Drive. Truth Table

TLP250 TLP250. Transistor Inverter Inverter For Air Conditioner IGBT Gate Drive Power MOS FET Gate Drive. Truth Table TOSHIB Photocoupler Gals Ired & Photo IC TLP20 Transistor Inverter Inverter For ir Conditioner IGBT Gate Drive Power MOS FET Gate Drive Unit in mm The TOSHIB TLP20 consists of a Gals light emitting diode

More information

CNY17F-4. Pb Pb-free. Optocoupler, Phototransistor Output, No Base Connection. Vishay Semiconductors

CNY17F-4. Pb Pb-free. Optocoupler, Phototransistor Output, No Base Connection. Vishay Semiconductors Optocoupler, Phototransistor Output, No Base Connection Features Breakdown Voltage, 500 V RMS No Base Terminal Connection for Improved Common Mode Interface Immunity Long Term Stability Industry Standard

More information

Multichannel Optocoupler with Phototransistor Output

Multichannel Optocoupler with Phototransistor Output CNY74 2H/ CNY74 4H Multichannel Optocoupler with Phototransistor Output Description The CNY74-2H and CNY74-4H consist of a phototransistor optically coupled to a gallium arsenide infrared-emitting diode

More information

IS2805 DESCRIPTION FEATURES

IS2805 DESCRIPTION FEATURES DESCRIPTION The is an optically coupled isolator consists of two infrared emitting diodes in reverse parallel connection and optically coupled to an NPN silicon photo transistor. This device belongs to

More information

PHOTOTRANSISTOR OPTOCOUPLERS

PHOTOTRANSISTOR OPTOCOUPLERS DESCRIPTION The CNY7 series consists of a Gallium Arsenide IRED coupled with an NPN phototransistor. FEATURES CNY7-/2/3 are also available in white package by specifying -M suffix (eg. CNY7-2-M) UL recognized

More information

INTEGRATED CIRCUITS. 74ALS11A Triple 3-Input AND gate. Product specification 1991 Feb 08 IC05 Data Handbook

INTEGRATED CIRCUITS. 74ALS11A Triple 3-Input AND gate. Product specification 1991 Feb 08 IC05 Data Handbook INTEGRATED CIRCUITS Triple 3-Input AND gate 1991 Feb 08 IC05 Data Handbook TYPE TYPICAL PROPAGATION DELAY TYPICAL SUPPLY CURRENT (TOTAL) 5.5ns 1.3mA PIN CONFIGURATION 1A 1 1B 2 14 13 V CC 1C ORDERING INFORMATION

More information

MM74HC154 4-to-16 Line Decoder

MM74HC154 4-to-16 Line Decoder 4-to-16 Line Decoder General Description The MM74HC154 decoder utilizes advanced silicon-gate CMOS technology, and is well suited to memory address decoding or data routing applications. It possesses high

More information

2 Input NAND Gate L74VHC1G00

2 Input NAND Gate L74VHC1G00 Input NAND Gate The is an advanced high speed CMOS input NAND gate fabricated with silicon gate CMOS technology. It achieves high speed operation similar to equivalent Bipolar Schottky TTL while maintaining

More information

MM74HC373 3-STATE Octal D-Type Latch

MM74HC373 3-STATE Octal D-Type Latch 3-STATE Octal D-Type Latch General Description The MM74HC373 high speed octal D-type latches utilize advanced silicon-gate CMOS technology. They possess the high noise immunity and low power consumption

More information

MM74C00 MM74C02 MM74C04 Quad 2-Input NAND Gate Quad 2-Input NOR Gate Hex Inverter

MM74C00 MM74C02 MM74C04 Quad 2-Input NAND Gate Quad 2-Input NOR Gate Hex Inverter MM74C00 MM74C02 MM74C04 Quad 2-Input NAND Gate Quad 2-Input NOR Gate Hex Inverter General Description The MM74C00, MM74C02, and MM74C04 logic gates employ complementary MOS (CMOS) to achieve wide power

More information

MM74C150 MM82C19 16-Line to 1-Line Multiplexer 3-STATE 16-Line to 1-Line Multiplexer

MM74C150 MM82C19 16-Line to 1-Line Multiplexer 3-STATE 16-Line to 1-Line Multiplexer MM74C150 MM82C19 16-Line to 1-Line Multiplexer 3-STATE 16-Line to 1-Line Multiplexer General Description The MM74C150 and MM82C19 multiplex 16 digital lines to 1 output. A 4-bit address code determines

More information

Data Sheet. HLMP-4700 T-1 3 / 4 (5 mm), T-1 (3 mm), Low Current LED Lamps HLMP-4700, HLMP-4719, HLMP-4740 HLMP-1700, HLMP-1719, HLMP-1790

Data Sheet. HLMP-4700 T-1 3 / 4 (5 mm), T-1 (3 mm), Low Current LED Lamps HLMP-4700, HLMP-4719, HLMP-4740 HLMP-1700, HLMP-1719, HLMP-1790 HLMP-4700 T-1 3 / 4 (5 mm), T-1 (3 mm), Low Current LED Lamps Data Sheet HLMP-4700, HLMP-4719, HLMP-4740 HLMP-1700, HLMP-1719, HLMP-1790 Description These tinted diffused LED lamps are designed and optimized

More information

K817P/ K827PH/ K847PH. Optocoupler with Phototransistor Output. Vishay Telefunken. Description. Applications. Features.

K817P/ K827PH/ K847PH. Optocoupler with Phototransistor Output. Vishay Telefunken. Description. Applications. Features. Optocoupler with Phototransistor Output K817P/ K827PH/ K847PH Description The K817P/ K827PH/ K847PH consist of a phototransistor optically coupled to a gallium arsenide infrared-emitting diode in an 4-lead

More information

SFH612A/ SFH655A. Pb Pb-free. Optocoupler, Photodarlington Output. Vishay Semiconductors

SFH612A/ SFH655A. Pb Pb-free. Optocoupler, Photodarlington Output. Vishay Semiconductors Optocoupler, Photodarlington Output Features High Isolation Test Voltage 5300 V RMS Standard Plastic DIP-4 Package Lead-free component Component in accordance to RoHS 2002/95/EC and WEEE 2002/96/EC A 1

More information

CD4028BC BCD-to-Decimal Decoder

CD4028BC BCD-to-Decimal Decoder BCD-to-Decimal Decoder General Description The is a BCD-to-decimal or binary-to-octal decoder consisting of 4 inputs, decoding logic gates, and 10 output buffers. A BCD code applied to the 4 inputs, A,

More information

FODM8801A, FODM8801B, FODM8801C OptoHiT Series, High-Temperature Phototransistor Optocoupler in Half-Pitch Mini-Flat 4-Pin Package

FODM8801A, FODM8801B, FODM8801C OptoHiT Series, High-Temperature Phototransistor Optocoupler in Half-Pitch Mini-Flat 4-Pin Package FODM88A, FODM88B, FODM88C OptoHiT Series, High-Temperature Phototransistor Optocoupler in Half-Pitch Mini-Flat 4-Pin Package Features Utilizing Proprietary Process Technology to Achieve High Operating

More information

SGM48753 CMOS Analog Switch

SGM48753 CMOS Analog Switch GENERAL DESCRIPTION The is a CMOS analog IC configured as three single-pole/double-throw (SPDT) switches. This CMOS device can operate from 2.5V to 5.5V single supplies. Each switch can handle rail-to-rail

More information

Is Now Part of To learn more about ON Semiconductor, please visit our website at

Is Now Part of To learn more about ON Semiconductor, please visit our website at Is Now Part of To learn more about ON Semiconductor, please visit our website at www.onsemi.com ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC

More information

MM74HC151 8-Channel Digital Multiplexer

MM74HC151 8-Channel Digital Multiplexer 8-Channel Digital Multiplexer General Description The MM74HC151 high speed Digital multiplexer utilizes advanced silicon-gate CMOS technology. Along with the high noise immunity and low power dissipation

More information

MM74HC74A Dual D-Type Flip-Flop with Preset and Clear

MM74HC74A Dual D-Type Flip-Flop with Preset and Clear MM74HC74A Dual D-Type Flip-Flop with Preset and Clear General Description The MM74HC74A utilizes advanced silicon-gate CMOS technology to achieve operating speeds similar to the equivalent LS-TTL part.

More information

IS181 DESCRIPTION FEATURES

IS181 DESCRIPTION FEATURES DESCRIPTION The IS181 series of optocoupler consists of an infrared light emitting diode optically coupled to an NPN silicon photo transistor in a space efficient Mini Flat Package. FEATURES Low Profile

More information

MM74HC251 8-Channel 3-STATE Multiplexer

MM74HC251 8-Channel 3-STATE Multiplexer 8-Channel 3-STATE Multiplexer General Description The MM74HC251 8-channel digital multiplexer with 3- STATE outputs utilizes advanced silicon-gate CMOS technology. Along with the high noise immunity and

More information

74HC86. Quad 2 Input Exclusive OR Gate. High Performance Silicon Gate CMOS

74HC86. Quad 2 Input Exclusive OR Gate. High Performance Silicon Gate CMOS Quad 2 Input Exclusive OR Gate MARKING DIAGRAMS High Performance Silicon Gate CMOS The is identical in pinout to the LS86. The device inputs are compatible with standard CMOS outputs; with pullup resistors,

More information

Obsolete Product(s) - Obsolete Product(s)

Obsolete Product(s) - Obsolete Product(s) 8-INPUT NAND GATE HIGH SPEED: t PD = 13ns (TYP.) at V CC = 6V LOW POWER DISSIPATION: I CC = 1µA(MAX.) at T A =25 C HIGH NOISE IMMUNITY: V NIH = V NIL = 28 % V CC (MIN.) SYMMETRICAL OUTPUT IMPEDANCE: I

More information

MM74HC4020 MM74HC Stage Binary Counter 12-Stage Binary Counter

MM74HC4020 MM74HC Stage Binary Counter 12-Stage Binary Counter February 1984 Revised February 1999 MM74HC4020 MM74HC4040 14-Stage Binary Counter 12-Stage Binary Counter General Description The MM74HC4020, MM74HC4040, are high speed binary ripple carry counters. These

More information

MM74HC00 Quad 2-Input NAND Gate

MM74HC00 Quad 2-Input NAND Gate MM74HC00 Quad 2-Input NAND Gate General Description The MM74HC00 NAND gates utilize advanced silicon-gate CMOS technology to achieve operating speeds similar to LS-TTL gates with the low power consumption

More information

BCD-TO-DECIMAL DECODER HIGH-VOLTAGE SILICON-GATE CMOS IW4028B TECHNICAL DATA

BCD-TO-DECIMAL DECODER HIGH-VOLTAGE SILICON-GATE CMOS IW4028B TECHNICAL DATA TECHNICAL DATA BCD-TO-DECIMAL DECODER HIGH-OLTAGE SILICON-GATE CMOS IW4028B The IW4028B types are BCD-to-decimal or binary-tooctal decoders consisting of buffering on all 4 inputs, decoding-logic gates,

More information

AC INPUT/PHOTOTRANSISTOR OPTOCOUPLERS

AC INPUT/PHOTOTRANSISTOR OPTOCOUPLERS HAA HAA3 HAA2 HAA4 DESCRIPTION The HAAX series consists of two gallium-arsenide infrared emitting diodes connected in inverse parallel driving a single silicon phototransistor output. FEATURES Bi-polar

More information

MM74HC08 Quad 2-Input AND Gate

MM74HC08 Quad 2-Input AND Gate Quad 2-Input AND Gate General Description The MM74HC08 AND gates utilize advanced silicon-gate CMOS technology to achieve operating speeds similar to LS-TTL gates with the low power consumption of standard

More information

M74HC20TTR DUAL 4-INPUT NAND GATE

M74HC20TTR DUAL 4-INPUT NAND GATE DUAL 4-INPUT NAND GATE HIGH SPEED: t PD = 9ns (TYP.) at V CC = 6V LOW POWER DISSIPATION: I CC = 1µA(MAX.) at T A =25 C HIGH NOISE IMMUNITY: V NIH = V NIL = 28 % V CC (MIN.) SYMMETRICAL OUTPUT IMPEDANCE:

More information

SP1064 Series 8.5pF, 15 kv Diode Array

SP1064 Series 8.5pF, 15 kv Diode Array SP1064 Series 8.5pF, 15 kv Diode Array Description Avalanche breakdown diodes fabricated in a proprietary silicon avalanche technology protect each I/O pin to provide a high level of protection for electronic

More information

MM74C906 Hex Open Drain N-Channel Buffers

MM74C906 Hex Open Drain N-Channel Buffers Hex Open Drain N-Channel Buffers General Description The MM74C906 buffer employs monolithic CMOS technology in achieving open drain outputs. The MM74C906 consists of six inverters driving six N-channel

More information

4N25/ 4N26/ 4N27/ 4N28. Optocoupler with Phototransistor Output. Vishay Telefunken. Description. Applications. Features.

4N25/ 4N26/ 4N27/ 4N28. Optocoupler with Phototransistor Output. Vishay Telefunken. Description. Applications. Features. Optocoupler with Phototransistor Output Description The 4N25/ 4N26/ 4N27/ 4N28 consist of a phototransistor optically coupled to a gallium arsenide infrared-emitting diode in a 6-lead plastic dual-inline

More information

MM74HC573 3-STATE Octal D-Type Latch

MM74HC573 3-STATE Octal D-Type Latch MM74HC573 3-STATE Octal D-Type Latch General Description The MM74HC573 high speed octal D-type latches utilize advanced silicon-gate P-well CMOS technology. They possess the high noise immunity and low

More information

M74HCT138TTR 3 TO 8 LINE DECODER (INVERTING)

M74HCT138TTR 3 TO 8 LINE DECODER (INVERTING) 3 TO 8 LINE DECODER (INVERTING) HIGH SPEED: t PD = 16ns (TYP.) at V CC = 4.5V LOW POWER DISSIPATION: I CC = 4µA(MAX.) at T A =25 C COMPATIBLE WITH TTL OUTPUTS : V IH = 2V (MIN.) V IL = 0.8V (MAX) SYMMETRICAL

More information

FOD060L, FOD260L, FOD063L LVTTL/LVCMOS 3.3V High Speed-10 MBit/s Logic Gate Optocouplers

FOD060L, FOD260L, FOD063L LVTTL/LVCMOS 3.3V High Speed-10 MBit/s Logic Gate Optocouplers FOD060L, FOD60L, FOD063L LVTTL/LVCMOS 3.3V High Speed-0 MBit/s Logic Gate Optocouplers Single Channel: FOD060L, FOD60L Dual Channel: FOD063L Features Compact SO8 package (except FOD60L 8-pin DIP) Very

More information

SGM800 Low-Power, SOT µp Reset Circuit with Capacitor-Adjustable Reset Timeout Delay

SGM800 Low-Power, SOT µp Reset Circuit with Capacitor-Adjustable Reset Timeout Delay GENERAL DESCRIPTION The low-power micro-processor supervisor circuit monitors system voltages from 1.6V to 5V. This device performs a single function: it asserts a reset signal whenever the V CC supply

More information

MM74HC32 Quad 2-Input OR Gate

MM74HC32 Quad 2-Input OR Gate Quad 2-Input OR Gate General Description The MM74HC32 OR gates utilize advanced silicon-gate CMOS technology to achieve operating speeds similar to LS-TTL gates with the low power consumption of standard

More information

MM74HC374 3-STATE Octal D-Type Flip-Flop

MM74HC374 3-STATE Octal D-Type Flip-Flop 3-STATE Octal D-Type Flip-Flop General Description The MM74HC374 high speed Octal D-Type Flip-Flops utilize advanced silicon-gate CMOS technology. They possess the high noise immunity and low power consumption

More information

PC410L0NIP Series. High Speed 10Mb/s, High CMR Mini-flat Package OPIC Photocoupler

PC410L0NIP Series. High Speed 10Mb/s, High CMR Mini-flat Package OPIC Photocoupler PC0L0NIP Series High Speed 0Mb/s, High CMR Mini-flat Package OPIC Photocoupler Description PC0L0NIP Series contains a LED optically coupled to an OPIC chip. It is packaged in a pin mini-flat. Input-output

More information

PHOTOVOLTAIC SOLID-STATE RELAY OPTOCOUPLERS

PHOTOVOLTAIC SOLID-STATE RELAY OPTOCOUPLERS PACKAGE SCHEMATIC ANODE 6 DRAIN 6 CATHODE 2 5 6 N/C 3 4 DRAIN DESCRIPTION The HSR32 and HSR42 devices consist of a AlGaAs infrared emitting diode optically coupled to a power MOSFET detector which is driven

More information

CD40106BC Hex Schmitt Trigger

CD40106BC Hex Schmitt Trigger CD40106BC Hex Schmitt Trigger General Description The CD40106BC Hex Schmitt Trigger is a monolithic complementary MOS (CMOS) integrated circuit constructed with N and P-channel enhancement transistors.

More information

SGM7SZ32 Small Logic Two-Input OR Gate

SGM7SZ32 Small Logic Two-Input OR Gate Preliminary Datasheet GENERL DESCRIPTION The is a single two-input OR gate from SGMICRO's Small Logic series. The device is fabricated with advanced CMOS technology to achieve ultra-high speed with high

More information

MM74HC175 Quad D-Type Flip-Flop With Clear

MM74HC175 Quad D-Type Flip-Flop With Clear Quad D-Type Flip-Flop With Clear General Description The MM74HC175 high speed D-type flip-flop with complementary outputs utilizes advanced silicon-gate CMOS technology to achieve the high noise immunity

More information

M74HC147TTR 10 TO 4 LINE PRIORITY ENCODER

M74HC147TTR 10 TO 4 LINE PRIORITY ENCODER 10 TO 4 LINE PRIORITY ENCODER HIGH SPEED: t PD = 15ns (TYP.) at V CC = 6V LOW POWER DISSIPATION: I CC = 4µA(MAX.) at T A =25 C HIGH NOISE IMMUNITY: V NIH = V NIL = 28 % V CC (MIN.) SYMMETRICAL OUTPUT IMPEDANCE:

More information

MM74HC244 Octal 3-STATE Buffer

MM74HC244 Octal 3-STATE Buffer MM74HC244 Octal 3-STATE Buffer General Description The MM74HC244 is a non-inverting buffer and has two active low enables (1G and 2G); each enable independently controls 4 buffers. This device does not

More information

MM74HC157 Quad 2-Input Multiplexer

MM74HC157 Quad 2-Input Multiplexer Quad 2-Input Multiplexer General Description The MM74HC157 high speed Quad 2-to-1 Line data selector/multiplexers utilizes advanced silicon-gate CMOS technology. It possesses the high noise immunity and

More information

MM74HC164 8-Bit Serial-in/Parallel-out Shift Register

MM74HC164 8-Bit Serial-in/Parallel-out Shift Register 8-Bit Serial-in/Parallel-out Shift Register General Description Ordering Code: September 1983 Revised February 1999 The MM74HC164 utilizes advanced silicon-gate CMOS technology. It has the high noise immunity

More information

MM74HC540 MM74HC541 Inverting Octal 3-STATE Buffer Octal 3-STATE Buffer

MM74HC540 MM74HC541 Inverting Octal 3-STATE Buffer Octal 3-STATE Buffer September 1983 Revised February 1999 MM74HC540 MM74HC541 Inverting Octal 3-STATE Buffer Octal 3-STATE Buffer General Description The MM74HC540 and MM74HC541 3-STATE buffers utilize advanced silicon-gate

More information

MM74HC574 3-STATE Octal D-Type Edge-Triggered Flip-Flop

MM74HC574 3-STATE Octal D-Type Edge-Triggered Flip-Flop 3-STATE Octal D-Type Edge-Triggered Flip-Flop General Description The MM74HC574 high speed octal D-type flip-flops utilize advanced silicon-gate P-well CMOS technology. They possess the high noise immunity

More information

LOW HIGH OFF ON. Maxim Integrated Products 1

LOW HIGH OFF ON. Maxim Integrated Products 1 9-79; Rev ; /07 Low-Voltage, Quad, SPST General Description The MAX0/MAX/MAX are quad, low-voltage, single-pole/single-throw (SPST) analog switches. On-resistance (00Ω, max) is matched between switches

More information

Obsolete Product(s) - Obsolete Product(s)

Obsolete Product(s) - Obsolete Product(s) 3 TO 8 LINE DECODER HIGH SPEED: t PD = 15ns (TYP.) at V CC = 6V LOW POWER DISSIPATION: I CC = 4µA(MAX.) at T A =25 C HIGH NOISE IMMUNITY: V NIH = V NIL = 28 % V CC (MIN.) SYMMETRICAL OUTPUT IMPEDANCE:

More information

Obsolete Product(s) - Obsolete Product(s)

Obsolete Product(s) - Obsolete Product(s) DUAL 4 CHANNEL MULTIPLEXER 3 STATE OUTPUT HIGH SPEED: t PD = 16ns (TYP.) at V CC = 6V LOW POWER DISSIPATION: I CC = 4µA(MAX.) at T A =25 C HIGH NOISE IMMUNITY: V NIH = V NIL = 28 % V CC (MIN.) SYMMETRICAL

More information

MM74HC373 3-STATE Octal D-Type Latch

MM74HC373 3-STATE Octal D-Type Latch MM74HC373 3-STATE Octal D-Type Latch General Description The MM74HC373 high speed octal D-type latches utilize advanced silicon-gate CMOS technology. They possess the high noise immunity and low power

More information

CD40174BC CD40175BC Hex D-Type Flip-Flop Quad D-Type Flip-Flop

CD40174BC CD40175BC Hex D-Type Flip-Flop Quad D-Type Flip-Flop Hex D-Type Flip-Flop Quad D-Type Flip-Flop General Description The CD40174BC consists of six positive-edge triggered D- type flip-flops; the true outputs from each flip-flop are externally available. The

More information