Power Optimization using Reversible Gates for Booth s Multiplier
|
|
- Hugo Harrell
- 5 years ago
- Views:
Transcription
1 International Journal for Modern Trends in Science and Technology Volume: 02, Issue No: 11, November 2016 ISSN: Power Optimization using Reversible Gates for Booth s Multiplier K. Veerender 1 Ms. G.Laxmi 2 1PG Scholar, Vaagdevi Engineering College, Telangana. 2Assistant Professor, Vaagdevi Engineering College, Telangana. To Cite this Article K. Veerender, Ms. G.Laxmi, Power Optimization using Reversible Gates for Booth s Multiplier, International Journal for Modern Trends in Science and Technology, Vol. 02, Issue 11, 2016, pp ABSTRACT Reversible logic attains the attraction of researchers in the last decade mainly due to low-power dissipation. Designers endeavours are thus continuing in creating complete reversible circuits consisting of reversible gates. This paper presents a design methodology for the realization of Booth s multiplier in reversible mode. So that power is optimised Booth s multiplier is considered as one of the fastest multipliers in literature and we have shown an efficient design methodology in reversible paradigm. The proposed architecture is capable of performing both signed and unsigned multiplication of two operands without having any feedbacks, whereas existing multipliers in reversible mode consider loop which is strictly prohibited in reversible logic design. Theoretical underpinnings, established for the proposed design, show that the proposed circuit is very efficient from reversible circuit design point of view. KEYWORDS: Booth s Multiplier, Garbage Output, Low power Design, Quantum Cost. Copyright 2016 International Journal for Modern Trends in Science and Technology All rights reserved. I. INTRODUCTION The field of reversible logic is achieving a growing interest by its possibility in quantum computing, low-power CMOS, nanotechnology, and optical computing. It is now widely accepted that the CMOS technology implementing irreversible logic will hit a scaling limit beyond 2016, and thus the increased power dissipation is a major limiting factor. Landauer s principle [1] states that, logic computations that are not reversible generate heat kt ln2 for every bits of information that is lost. According to Frank [2], computers based on reversible logic operations can reuse a fraction of signal energy that theoretically can approach arbitrarily near 100%. Rest of the paper is organized as follows: After illustrating the preliminaries of reversible logic gates in Section 2, we have presented the input-output vectors of popular reversible gates along with their quantum costs. Section 3 concentrates on the main logic synthesis of the proposed reversible multiplier with the conclude in Section 5 discussing the main contribution and the future work. II. LITERATURE REVIEW In this section, basic definitions and ideas related to reversible logic are presented. a) Definition 1: A Reversible Gate is a k-input, k-output (denoted by k k) circuit that produces a unique output pattern [5] [8] for each possible input pattern. Reversible Gates are circuits in which the number of outputs is equal to the number of inputs and there is a one to one correspondence between the vector of inputs and outputs, i.e., it can generate unique output vector 102 International Journal for Modern Trends in Science and Technology
2 from each input vector and vice versa. always a good complexity measure for the circuit. It is always desirable to realize a circuit with minimum number of gates. Let the input vector be Iv, output vector Ov and they are defined as follows, Iv = (I1, I2,..., Ik) and Ov = O 1, O 2,..., Ok). For each particular k, there exists the rela-tionship Iv Ov. b) Definition 2: Unwanted or unused output of a re-versible gate (or circuit) is known as Garbage Output. More formally, the outputs which are needed only to maintain reversibility are called garbage outputs. While performing EX-OR operation with a Feynman gate (defined in Table I), the second output should be called as garbage, as shown in Fig. 1 with *. Figure 1. Feynman gate with target and garbage output. c) Definition 3: The delay of a logic circuit is the maximum number of gates in a path from any input line to any output line. The delay of the circuit in Fig. 1 is obviously 1 as it is the only gate in any path from input to output. d) Definition 4: The quantum cost (QC) of every 2 2 gate is the equal (=1) [16], while a 1 1 gate costs nothing since it can be always included to arbitrary 2 2 gate that precedes or follows it. Thus, in first approximation, every permutation of quantum gate will be built from 1 1 and 2 2 quantum primitives and its cost is calculated as the total sum of 2 2 gates that are used in the circuit. Now we define some popular reversible gates in Table I with their corresponding input-output vectors and quantum cost. call as B cell according to the convention. The various function of B cell is selected by a couple of control lines named as H and D. The control signal is generated by another control cell which is named as C cell. A. Design of C Cell The C cell is the basic unit of control circuitry of the original array multiplier. The input of this cell (XiXi 1) implies two adjacent bits of the multiplier operand. The cell generates the required control signal named as H and D [17] according to the original multiplier algorithm. The calculation of H and D are determined by the following equations: H = Xi Xi 1 and D = XiXi 1 (1) The reversible design of C cell (Fig. 2(a)) consists of a 3 3 TS-3 gate, a Fredkin gate. The third input of the Fredkin gate is set to zero, which act as a control input for the gate and generates the product (after complementing the first input) of other two inputs (denoted as D ). The third output of the TS-3 Gate is the control signal H. The block diagram of Fig. 2(b) shows the input and output line of C cell. The direct quantum realization of the C cell tenders a quantum cost of 7 as the quantum cost of 3 3 TS-3 Gate and Fredkin Gate is 2 and 5, respectively. However, it will produce a quantum cost of 4 if we design according to the one shown in Fig. 2(c). III. PROPOSED REVERSIBLE BOOTH S MULTIPLIER In this section, in a gradual approach we show the design of reversible array multiplier using Booth s algorithm. Implementing the Booth s method by a combinatorial array first requires a reversible multi-function cell capable of addition, subtraction and no operation (or skip), which we Figure 2. (a) Gates used in C Cell (b) C cell as a block diagram with input and output (c) Quantum circuit for C cell, where QC is International Journal for Modern Trends in Science and Technology
3 B. Design of B Cell The B cell is a multi-function cell, where various functions include addition, subtraction, no-operation. These functions are defined by the following logic equations: Z = a bh ch = a (b c)h Cout = (a D)(b c) bc (2) Here Z is the result of addition or subtraction and Cout indicates the carry output. The cell operates on three operands a, b, c where a is the propagated result from a previous B cell, b is a multiplicand bit and c is the carry-in bit. H and D are the control signal generated by the corresponding C cell. When HD=10, these equations reduce to the usual full adder equations: Sum = a b c Cout = ab c(a b) (3) Figure 3. (a) Circuit diagram of B cell (G* indicates the garbage output) (b) Block diagram of B cell On the contrary, when HD=11, the equations are converted to the corresponding full-subtracter equations: Sum = a b c Cout = ab + ac + bc (4) When H=0, Z becomes a and the carry lines play no role in the final result. Table II summarizes the function of this cell. The B cell is designed (shown in Fig. 3) with the well known TS-3 Gate, MTSG, and Peres Gate. The MTSG Gate is a 4 4 Reversible gate which itself provides a full adder realization when the control bit is zero. Although, the MTSG [15] is a modified version of TSG [3], due to complex input output relationship of TSG, the gate is very much inefficient n terms of quantum realization (e.g., QC(TSG)=13), while the QC of MTSG is less than half of the QC of TSG (e.g., QC(MTSG)=6). Hence, instead of using TSG gate, we use the modified TSG gate in our design methodology. The MTSG generates very simple output conserving the reversibility property. In addition, providing 0 in the D input, we can easily realize the Full-adder from MTSG. In Fig. 3(a), the output of TS-3 gate is fed as input to the MTSG gate and also to the Peres gate. The required output Z is produced from the Peres gate and the carry out bit is produced from the MTSG gate. The control signal HD and the same multiplicand bit b used in this cell is regenerated as a byproduct to activate the next cell. Since fan out is prohibited in reversible circuit, this additional function is taken into concern of each B cell the quantum cost of the gate X. To build up the generalized equation for the n bit version, the basic cells work as a building block. Thus, we summarize the number of gates, garbage outputs and the quantum cost of these cells in Table III. C. Construction of n n Reversible Twos Complement Array Multiplier In this section, an n n reversible Booth s multiplier is realized by the proposed B cell and C cell. The architecture of the n n array multiplier, shown in Fig. 4 takes the form of a trapezium. All the C cells at the right together comprise the control circuitry. If X = Xn,Xn 1,Xn 2... X0 and Y =Yn, Yn 1, Yn 2... Y0 denote the multiplier and multiplicand, respectively then the multiplier bits 104 International Journal for Modern Trends in Science and Technology
4 are fed to the C cells, and a implicit zero is added with the multiplier bits. There are total n rows and each row contains a C cell, hence the total n number of C cells are required in the design. The top most row of this two dimensional architecture contains (2n-1) B cells. The second row consists of (2n-2) B cells. Continuing in this fashion the bottom line only contains n number of B cell. All the multiplicand bits are fed to the upper layer B cells (through the input line indicated by b in Fig. 3 ). The b inputs of the left side of (n-1) B cells are set to the sign extended Y for addition and subtraction. The a inputs (indicates the result of sum or subtract from the corresponding upper layer cell) of the upper layer B cells and the carry inputs of the rightmost B cells are set to zero. D. Multiplication Example by a 4 4 Reversible Booth s Multiplier This section illustrates an example of multiplication by the proposed design. It shows the value of each input and output line for every single cell for the particular example. Assume that the two operands are 3 and 5, and so the result should be 15. Obviously the negative input that is the multiplicand will be in twos complement form. Hence, multiplicand Y =1101 (in twos complement form), multiplier X= 0101 (5), an implicit 0 is added, which becomes, X=01010 and they are fed into the C cells in the following manner. 01: HD=10 implies add. 10: HD=01 implies subtract. 01: HD=10 implies add. 10: HD=01 implies subtract. Thus, the 4 4 circuit (shown in Fig. 5) generates , which is -15 in two s complement. Figure reversible Booth s multiplier. IV. EVALUATION OF THE PROPOSED DESIGN In this section necessary theorems are given to evaluate the proposed design. All the theorems provide lower bounds for number of gates, garbage outputs, circuit delay and quantum cost. Theorem 1: Let NGT be the number of gates required to realize an n n Reversible Multiplier where n is the number of bits, then 9 N GT n (5) 2 Proof: An n n Reversible Multiplier requires 3/2 n(n-1)b cells and each B cell contains 3 reversible gates. Moreover, n LB cells (B cells in left most side) are required along with the B cell each of which contains 2 reversible gates. To perform the control operation n C cells are required, where each of them consists of 2 gates. Furthermore, (n/2+1) FGs are required to perform the copy operation. As NGT is the total number of gates to realize the n n Multiplier, according to the above definition N GT 3 n 2n(n 1)3 + 2n + 2n N GT 2 n (6) Similarly, we propose the following theorems that can be proved in the similar way. Theorem 2: Let n be the number of bits in the Reversible Multiplier and NGB denotes the number of garbage outputs, then Figure 4. n n reversible Booth s multiplier. NGB n(4n + 1) International Journal for Modern Trends in Science and Technology Proof: Each B cell generates 2 garbage output and an n n Reversible Multiplier requires 3/2 n(n 1) B cells. The LB cell, comprises the last column of the reversible multiplier do not need to generate the carry equation as well as to propagate the control signal. Realization of a LB cell requires
5 no less than 3 garbage output. Further, each C cell generates 2 garbage output and Total 2n number of garbage is added for n C cells. Moreover, (n-1) B cells of the last row generates extra (n-1) garbage that is due to the propagation of prime input b. As NGB is considered as the minimum number of gates to realize the reversible multiplier, hence N GB 3 2 n(n 1)2 + 3n + 2n + (n 1) (7) N GB n(4n + 1) 1 Theorem 3: Let P, P _ and P are the delay of B, LB and C cell respectively in the n n reversible multiplier. Let, DF be the delay of a FG and DRM denotes the total delay of the reversible multiplier, then D RM (2n 2)P + np + P + D F LB cell, one C cell and a FG along with the B cell. Hence, considering DRM as the total delay, Theorem 4: Let QC(RM) be the total quantum cost to realize an n n reversible multiplier where n is the number of bits, then QC(RM) 18n 2 n (9) Proof: Each B cell tenders a quantum cost of 12 (QC(TS-3)+QC(MTSG) + QC(PG)= 2+6+4). An n n reversible multiplier requires n/2(3n 5) such B cells. The B cell of the column before the last one uses FG instead of TS-3 since it does not need to feed control signal D to the last level of LB cell. Thus, each B cell of this specific column incurs a quantum cost of 11. Moreover the quantum cost of each individual LB cell is 5 (QC(FG)+ QC(PG)= 1+4). Beside this, the n number of C cells contribute 7n to the quantum cost and the remaining (n/2+1) FGs are responsible for a QC of (n/2+1). As QC(RM) is the total quantum cost to realize the n n multiplier, according to the aforementioned definition: QC(RM) n 2 (3n 5) n + 5n + 7n + n n n We also evaluate the 4 4 version of the proposed Booth s multiplier with the two existing designs. To compute the necessary parameters for a 4 4 array multiplier the instance of the generalized equations are taken and the calculation is carried out by putting the value of n = 4. Existing method of Bhardaj and Deshpande [4] do not provide any generalized equation to calculate the delay of a circuit, while the other method in [3] (shown in Fig. 6 for n=4) uses fan out which is strongly prohibited in reversible logic design. On the other hand, the proposed circuit is designed avoiding the fan outs. The design of [4] also failed to preserve the constraint of reversible logic design, i.e., loop in circuit. The proposed reversible multiplier works without using feedback and also can operate on both positive and negative numbers whereas the existing reversible multiplier work as serial multiplier. This achievement is obtained in expense of delay and preserving reversibility. V. CONCLUSION This paper presents a Radix-2 Booth s Multiplier implementation using Reversible Gates. A full design of n n reversible array multiplier is proposed which is based on the conventional irreversible design. The evaluation of the proposed circuit is performed from all the aspects of reversible logic. Additionally, the quantum cost of the proposed cell (dif-ferent sub-sections of the entire circuit) as well as the whole design has been analyzed. The proposed reversible multiplier architecture outperforms the existing design in terms of design methodology by preserving the constraints of reversible logic synthesis. The key achievement of the design is, it is capable which is not present in the existing circuits considered in this paper. Current research is investigating the extension of the proposed logic for Radix-4 approach REFERENCES [1] R. Landauer, Irreversibility and heat generation in the computing process, IBM J. Res. Dev., vol. 5, no. 3, pp , Jul [2] M. P. Frank, Introduction to reversible computing: Motivation, progress, and challenges, in Conference on Computing Frontiers, 2005, pp [3] H. Thapliyal and M. B. Srinivas, Novel reversible multiplier architec-ture using reversible tsg gate, in IEEE Conference on Computer Systems and Applications, 2006, pp [4] K. Bhardwaj and B. M. Deshpande, K-algorithm: An improved booth s recoding for optimal fault-tolerant reversible multiplier, in VLSI Design, 2013, pp [5] H. H. Babu, R. Islam, A. R. Chowdhury, and S. M. A. Chowdhury, Reversible logic synthesis for minimization of full-adder circuit, in Euromicro Symposium on Digital Systems Design, 2003, pp [6] H. H. Babu, R. Islam, S. M. A. Chowdhury, and A. R. Chowdhury, Synthesis of full-adder circuit using reversible logic, in VLSI Design, 2004, pp [7] A. R. Chowdhury, R. Nazmul, and H. M. H. Babu, A new approach to synthesize multiple-output functions using reversible programmable logic 106 International Journal for Modern Trends in Science and Technology
6 array, in International Conference on VLSI Design (VLSID), 2006, pp [8] S. Mitra and A. Chowdhury, Minimum cost fault tolerant adder circuits in reversible logic synthesis, in International Conference on VLSI Design (VLSID), [9] R. P. Feynman, Quantum mechanical computers, Optics News, vol. 11, no. 2, pp , Feb [10] T. Toffoli, Reversible computing, in Colloquium on Automata, Lan-guages and Programming, 1980, pp [11] E. Fredkin and T. Toffoli, Collision-based computing, vol. 21, pp , [12] A. Peres, Reversible logic and quantum computers, Phys. Rev. A, vol. 32, pp , Dec [13] H. Thapliyal, S. Kotiyal, and M. B. Srinivas, Novel bcd adders and their reversible logic implementation for ieee 754r format, in VLSI Design, 2006, pp [14] H. Thapliyal and M. B. Srinivas, A novel reversible tsg gate and its application for designing reversible carry look-ahead and other adder architectures, in Asia-Pacific Conference on Advances in Computer Systems Architecture, 2005, pp [15] A. K. Biswas, M. M. Hasan, A. R. Chowdhury, and H. M. H. Babu, Efficient approaches for designing reversible binary coded decimal adders, Microelectronics Journal, vol. 39, no. 12, pp , [16] M. Perkowski, M. Lukac, P. Kerntopf, M. Pivtoraiko, D. Lee, H. Kim, W. Hwangbo, J.-w. Kim, and Y. W. Choi, A hierarchical approach to computer-aided design of quantum circuits, in International Symposium on Representations and Methodology of Future Computing Technology, 2002, pp [17] J. P. Hayes, Computer organization and architecture, International Journal for Modern Trends in Science and Technology
On the Analysis of Reversible Booth s Multiplier
2015 28th International Conference 2015 on 28th VLSI International Design and Conference 2015 14th International VLSI Design Conference on Embedded Systems On the Analysis of Reversible Booth s Multiplier
More informationDESIGN OF OPTIMAL CARRY SKIP ADDER AND CARRY SKIP BCD ADDER USING REVERSIBLE LOGIC GATES
Journal of Computer Science 10 (5): 723-728, 2014 ISSN: 1549-3636 2014 doi:10.3844/jcssp.2014.723.728 Published Online 10 (5) 2014 (http://www.thescipub.com/jcs.toc) DESIGN OF OPTIMAL CARRY SKIP ADDER
More informationAnalysis of Multiplier Circuit Using Reversible Logic
IJIRST International Journal for Innovative Research in Science & Technology Volume 1 Issue 6 November 2014 ISSN (online): 2349-6010 Analysis of Multiplier Circuit Using Reversible Logic Vijay K Panchal
More informationDesign of a Compact Reversible Random Access Memory
Design of a Compact Reversible Random Access Memory Farah Sharmin, Md. Masbaul Alam Polash, Md. Shamsujjoha, Lafifa Jamal, Hafiz Md. Hasan Babu Dept. of Computer Science & Engineering, University of Dhaka,
More informationDesign of High-speed low power Reversible Logic BCD Adder Using HNG gate
Design of High-speed low power Reversible Logic Using HNG gate A.Nageswararao Dept.of ECE, RMK engineering college Anna University, India naga.alvaru@gmail.com Prof.D.Rukmani Devi Dept.of ECE, RMK engineering
More informationOptimization of reversible sequential circuits
WWW.JOURNALOFCOMPUTING.ORG 208 Optimization of reversible sequential circuits Abu Sadat Md. Sayem, Masashi Ueda Abstract In recent year s reversible logic has been considered as an important issue for
More informationOptimized design of BCD adder and Carry skip BCD adder using reversible logic gates
Optimized design of BCD adder and Carry skip BCD adder using reversible logic gates H R Bhagyalakshmi E&C Department BMS College of Engineering, Bangalore, Karnataka, India M K Venkatesha E&C Department
More informationDownloaded from
Proceedings of The Intl. Conf. on Information, Engineering, Management and Security 2014 [ICIEMS 2014] 309 Implementation of Novel Reversible Multiplier Architecture Using Reversible 4*4 TSG Gate T. SaiBaba
More informationQuantum Cost Optimization for Reversible Carry Skip BCD Adder
International Journal of Science and Technology Volume 1 No. 10, October, 2012 Quantum Cost Optimization for Reversible Carry Skip BCD Adder Md. Selim Al Mamun, Indrani Mandal, Uzzal Kumar Prodhan Department
More informationDESIGN AND ANALYSIS OF A FULL ADDER USING VARIOUS REVERSIBLE GATES
DESIGN AND ANALYSIS OF A FULL ADDER USING VARIOUS REVERSIBLE GATES Sudhir Dakey Faculty,Department of E.C.E., MVSR Engineering College Abstract The goal of VLSI has remained unchanged since many years
More informationConference on Advances in Communication and Control Systems 2013 (CAC2S 2013)
Conference on Advances in Communication and Control Systems 2013 (CAC2S 2013) VLSI IMPLEMENTATION OF OPTIMIZED REVERSIBLE BCD ADDER Ruchi Gupta 1 (Assistant Professor, JPIET, MEERUT), Shivangi Tyagi 2
More informationA NEW APPROACH TO DESIGN BCD ADDER AND CARRY SKIPBCD ADDER
A NEW APPROACH TO DESIGN BCD ADDER AND CARRY SKIPBCD ADDER K.Boopathi Raja 1, LavanyaS.R 2, Mithra.V 3, Karthikeyan.N 4 1,2,3,4 Department of Electronics and communication Engineering, SNS college of technology,
More informationDesign of Reversible Code Converters Using Verilog HDL
Design of Reversible Code Converters Using Verilog HDL Vinay Kumar Gollapalli M. Tech (VLSI Design), K Koteshwarrao, M. Tech Assistant Professor, SSGN Srinivas, M. Tech Associate Professor & HoD, ABSTRACT:
More informationDesign of Digital Adder Using Reversible Logic
RESEARCH ARTICLE Design of Digital Adder Using Reversible Logic OPEN ACCESS Gowthami P*, RVS Satyanarayana ** * (Research scholar, Department of ECE, S V University College of Engineering, Tirupati, AP,
More informationA Novel Design for carry skip adder using purity preserving reversible logic gates
A Novel Design for carry skip adder using purity preserving reversible logic gates Abstract: The reversible logic is a most popular and emerging field in low power consideration. It will be having many
More informationENERGY EFFICIENT DESIGN OF REVERSIBLE POS AND SOP USING URG
ENERGY EFFICIENT DESIGN OF REVERSIBLE POS AND SOP USING URG Mr.M.Saravanan Associate Professor, Department of EIE Sree Vidyanikethan Engineering College, Tirupati. mgksaran@yahoo.com Dr.K.Suresh Manic
More informationPower Minimization of Full Adder Using Reversible Logic
I J C T A, 9(4), 2016, pp. 13-18 International Science Press Power Minimization of Full Adder Using Reversible Logic S. Anandhi 1, M. Janaki Rani 2, K. Manivannan 3 ABSTRACT Adders are normally used for
More informationA More Effective Realization Of BCD Adder By Using A New Reversible Logic BBCDC
International Journal of Computational Engineering Research Vol, 04 Issue, 2 A More Effective Realization Of BCD Adder By Using A New Reversible Logic BBCDC Shefali Mamataj 1,Biswajit Das 2,Anurima Rahaman
More informationDESIGN OF COMPACT REVERSIBLE LOW POWER n-bit BINARY COMPARATOR USING REVERSIBLE GATES
DESIGN OF COMPACT REVERSIBLE LOW POWER n-bit BINARY COMPARATOR USING REVERSIBLE GATES K.R.JAI BALAJI [1], C.GANESH BABU [2], P.SAMPATH [3] [1] M.E(VLSI Design), Department of ECE, Bannari Amman Institute
More informationA Novel Nanometric Reversible Four-bit Signed-magnitude Adder/Subtractor. Soudebeh Boroumand
A Novel Nanometric Reversible Four-bit Signed-magnitude Adder/Subtractor Soudebeh Boroumand Department of Computer Engineering, Tabriz Branch, Islamic Azad University, Tabriz, Iran sb.boroumand@gmail.com
More informationOPTIMAL DESIGN AND SYNTHESIS OF FAULT TOLERANT PARALLEL ADDER/SUBTRACTOR USING REVERSIBLE LOGIC GATES. India. Andhra Pradesh India,
OPTIMAL DESIGN AND SYNTHESIS OF FAULT TOLERANT PARALLEL ADDER/SUBTRACTOR USING REVERSIBLE LOGIC GATES S.Sushmitha 1, H.Devanna 2, K.Sudhakar 3 1 MTECH VLSI-SD, Dept of ECE, ST. Johns College of Engineering
More informationASIC Design of Reversible Full Adder/Subtractor Circuits
ASIC Design of Reversible Full Adder/Subtractor Circuits Srinivas Boosaraju PG Scholar, Department of VLSI System Design, Department of Electronics & Communication Engineering, IARE, Hyderabad.. ABSTRACT:
More informationAn Optimized BCD Adder Using Reversible Logic Gates
Vol.2, Issue.6, Nov-Dec. 2012 pp-4527-4531 ISSN: 2249-6645 An Optimized BCD Adder Using Reversible Logic Gates K.Rajesh 1, D A Tatajee 2 1, 2 Department of ECE, A I E T, Visakhapatnam, India, ABSTRACT:
More informationDesign and Minimization of Reversible Circuits for a Data Acquisition and Storage System
International Journal of Engineering and Technology Volume 2 No. 1, January, 2012 Design and Minimization of Reversible ircuits for a Data Acquisition and Storage System 1 Lafifa Jamal, 2 Farah Sharmin,
More informationFPGA Implementation of Ripple Carry and Carry Look Ahead Adders Using Reversible Logic Gates
FPGA Implementation of Ripple Carry and Carry Look Ahead Adders Using Reversible Logic Gates K. Rajesh 1 and Prof. G. Umamaheswara Reddy 2 Department of Electronics and Communication Engineering, SVU College
More informationHigh Speed Time Efficient Reversible ALU Based Logic Gate Structure on Vertex Family
International Journal of Engineering Research and Development e-issn: 2278-067X, p-issn: 2278-800X, www.ijerd.com Volume 11, Issue 04 (April 2015), PP.72-77 High Speed Time Efficient Reversible ALU Based
More informationDesign of a compact reversible binary coded decimal adder circuit
Journal of Systems Architecture 52 (2006) 272 282 www.elsevier.com/locate/sysarc Design of a compact reversible binary coded decimal adder circuit Hafiz Md. Hasan Babu *, Ahsan Raja Chowdhury Department
More informationDESIGN AND IMPLEMENTATION OF EFFICIENT HIGH SPEED VEDIC MULTIPLIER USING REVERSIBLE GATES
DESIGN AND IMPLEMENTATION OF EFFICIENT HIGH SPEED VEDIC MULTIPLIER USING REVERSIBLE GATES Boddu Suresh 1, B.Venkateswara Reddy 2 1 2 PG Scholar, Associate Professor, HOD, Dept of ECE Vikas College of Engineering
More informationDESIGN OF PARITY PRESERVING LOGIC BASED FAULT TOLERANT REVERSIBLE ARITHMETIC LOGIC UNIT
International Journal of VLSI design & Communication Systems (VLSICS) Vol.4, No.3, June 2013 DESIGN OF PARITY PRESERVING LOGIC BASED FAULT TOLERANT REVERSIBLE ARITHMETIC LOGIC UNIT Rakshith Saligram 1
More informationDesign and Implementation of Carry Adders Using Adiabatic and Reversible Logic Gates
Design and Implementation of Carry Adders Using Adiabatic and Reversible Logic Gates B.BharathKumar 1, ShaikAsra Tabassum 2 1 Research Scholar, Dept of ECE, Lords Institute of Engineering & Technology,
More informationImplementation of Reversible Control and Full Adder Unit Using HNG Reversible Logic Gate
Implementation of Reversible Control and Full Adder Unit Using HNG Reversible Logic Gate Naresh Chandra Agrawal 1, Anil Kumar 2, A. K. Jaiswal 3 1 Research scholar, 2 Assistant Professor, 3 Professor,
More informationPERFORMANCE ANALYSIS OF CLA CIRCUITS USING SAL AND REVERSIBLE LOGIC GATES FOR ULTRA LOW POWER APPLICATIONS
PERFORMANCE ANALYSIS OF CLA CIRCUITS USING SAL AND REVERSIBLE LOGIC GATES FOR ULTRA LOW POWER APPLICATIONS K. Prasanna Kumari 1, Mrs. N. Suneetha 2 1 PG student, VLSI, Dept of ECE, Sir C R Reddy College
More informationA Novel Reversible Gate and its Applications
International Journal of Engineering and Technology Volume 2 No. 7, July, 22 Novel Reversible Gate and its pplications N.Srinivasa Rao, P.Satyanarayana 2 Department of Telecommunication Engineering, MS
More informationFPGA IMPLEMENTATION OF BASIC ADDER CIRCUITS USING REVERSIBLE LOGIC GATES
FPGA IMPLEMENTATION OF BASIC ADDER CIRCUITS USING REVERSIBLE LOGIC GATES B.Ravichandra 1, R. Kumar Aswamy 2 1,2 Assistant Professor, Dept of ECE, VITS College of Engineering, Visakhapatnam (India) ABSTRACT
More informationDepartment of ECE, Vignan Institute of Technology & Management,Berhampur(Odisha), India
IJESRT INTERNATIONAL JOURNAL OF ENGINEERING SCIENCES & RESEARCH TECHNOLOGY Efficient Design Of 4-Bit Binary Adder Using Reversible Logic Gates Abinash Kumar Pala *, Jagamohan Das * Department of ECE, Vignan
More informationRealization of 2:4 reversible decoder and its applications
Realization of 2:4 reversible decoder and its applications Neeta Pandey n66pandey@rediffmail.com Nalin Dadhich dadhich.nalin@gmail.com Mohd. Zubair Talha zubair.talha2010@gmail.com Abstract In this paper
More informationA NEW DESIGN TECHNIQUE OF REVERSIBLE GATES USING PASS TRANSISTOR LOGIC
Journal of Engineering Science 0(0), 00, 5- A NEW DESIGN TECHNIQUE OF REVERSIBLE GATES USING PASS TRANSISTOR LOGIC Md. Sazzad Hossain, Md. Minul Hasan, Md. Motiur Rahman and A. S. M. Delowar Hossain Department
More informationBCD Adder Design using New Reversible Logic for Low Power Applications
Indian Journal of Science and Technology, Vol 10(30), DOI: 10.17485/ijst/2017/v10i30/115514, August 2017 ISSN (Print) : 0974-6846 ISSN (Online) : 0974-5645 BCD Adder Design using New Reversible Logic for
More informationPerformance Enhancement of Reversible Binary to Gray Code Converter Circuit using Feynman gate
Performance Enhancement of Reversible Binary to Gray Code Converter Circuit using Feynman gate Kamal Prakash Pandey 1, Pradumn Kumar 2, Rakesh Kumar Singh 3 1, 2, 3 Department of Electronics and Communication
More informationAn Efficient Reversible Design of BCD Adder
An Efficient Reversible Design of BCD Adder T.S.R.Krishna Prasad 1, Y.Satyadev 2 1 Associate Professor in Gudlavalleru Engineering College Department of ECE, e-mail: ad2prasad@gmail.com 2 Student of Gudlavalleru
More informationDesign and Implementation of REA for Single Precision Floating Point Multiplier Using Reversible Logic
Design and Implementation of REA for Single Precision Floating Point Multiplier Using Reversible Logic MadivalappaTalakal 1, G.Jyothi 2, K.N.Muralidhara 3, M.Z.Kurian 4 PG Student [VLSI & ES], Dept. of
More informationDesign of Efficient Adder Circuits Using PROPOSED PARITY PRESERVING GATE (PPPG)
Design of Efficient Adder Circuits Using PROPOSED PARITY PRESERVING GATE (PPPG) Krishna Murthy M 1, Gayatri G 2, Manoj Kumar R 3 1 Department of ECE, MVGRCE, Vizianagaram, Andhra Pradesh krishnamurthy_madaka@yahoo.co.in
More informationOptimized Nanometric Fault Tolerant Reversible BCD Adder
Research Journal of pplied Sciences, Engineering and Technology 4(9): 167-172, 212 ISSN: 24-7467 Maxwell Scientific Organizational, 212 Submitted: October 31, 211 ccepted: December 9, 211 Published: May
More informationDesign of Universal Shift Register Using Reversible Logic
International Journal of Engineering and Technology Volume 2 No. 9, September, 2012 Design of Universal Shift Register Using Reversible Logic 1 Md. Selim Al Mamun, 2 Indrani Mandal, 3 Md. Hasanuzzaman
More informationReversible Circuit Using Reversible Gate
Reversible Circuit Using Reversible Gate 1Pooja Rawat, 2Vishal Ramola, 1M.Tech. Student (final year), 2Assist. Prof. 1-2VLSI Design Department 1-2Faculty of Technology, University Campus, Uttarakhand Technical
More informationCircuit for Revisable Quantum Multiplier Implementation of Adders with Reversible Logic 1 KONDADASULA VEDA NAGA SAI SRI, 2 M.
ISSN (O): 2349-7084 International Journal of Computer Engineering In Research Trends Available online at: www.ijcert.org Circuit for Revisable Quantum Multiplier Implementation of Adders with Reversible
More informationNovel Reversible Gate Based Circuit Design and Simulation Using Deep Submicron Technologies
Novel Reversible Gate Based Circuit Design and Simulation Using Deep Submicron Technologies Abstract: The set AND, OR, and EXOR gates are not reversible as Landauer which states that for irreversible logic
More informationA Novel Design of Reversible Universal Shift Register
Available Online at www.ijcsmc.com International Journal of Computer Science and Mobile Computing A Monthly Journal of Computer Science and Information Technology IJCSMC, Vol. 3, Issue. 3, March 2014,
More informationDESIGN OF A COMPACT REVERSIBLE READ- ONLY-MEMORY WITH MOS TRANSISTORS
DESIGN OF A COMPACT REVERSIBLE READ- ONLY-MEMORY WITH MOS TRANSISTORS Sadia Nowrin, Papiya Nazneen and Lafifa Jamal Department of Computer Science and Engineering, University of Dhaka, Bangladesh ABSTRACT
More informationFULL ADDER/ SUBTRACTOR USING REVERSIBLE LOGIC
Volume 120 No. 6 2018, 437-446 ISSN: 1314-3395 (on-line version) url: http://www.acadpubl.eu/hub/ http://www.acadpubl.eu/hub/ FULL ADDER/ SUBTRACTOR USING REVERSIBLE LOGIC Dr. B. Balaji 1, M.Aditya 2,Dr.Erigela
More informationDesign Methodologies for Reversible Logic Based Barrel Shifters
University of South Florida Scholar Commons Graduate Theses and Dissertations Graduate School January 2012 Design Methodologies for Reversible Logic Based Barrel Shifters Saurabh Kotiyal University of
More informationDesign & Performance Analysis of 8-Bit Low Power Parity Preserving Carry- Look Ahead Adder
Design & Performance Analysis of 8-Bit Low Power Parity Preserving Carry- Look Ahead Adder Palak Sharma 1, Amandeep Singh Bhandari 2, Dr. Charanjit Singh 3 1 M. Tech Student, Deptt. of Electronics and
More informationRealization of programmable logic array using compact reversible logic gates 1
Realization of programmable logic array using compact reversible logic gates 1 E. Chandini, 2 Shankarnath, 3 Madanna, 1 PG Scholar, Dept of VLSI System Design, Geethanjali college of engineering and technology,
More informationDesign and Implementation of Nanometric Fault Tolerant Reversible BCD Adder
ustralian Journal of asic and pplied Sciences, 5(10): 896-901, 2011 ISSN 1991-8178 Design and Implementation of Nanometric Fault Tolerant Reversible D dder Majid Haghparast omputer Engineering Department,
More informationAn FPGA Implementation of Energy Efficient Code Converters Using Reversible Logic Gates
An FPGA Implementation of Energy Efficient Code Converters Using Reversible Logic Gates Rakesh Kumar Jha 1, Arjun singh yadav 2 Assistant Professor, Dept. of ECE, Corporate Institute of Science & Technology,
More informationLiterature Review on Multiplier Accumulation Unit by Using Hybrid Adder
Literature Review on Multiplier Accumulation Unit by Using Hybrid Adder Amiya Prakash M.E. Scholar, Department of (ECE) NITTTR Chandigarh, Punjab Dr. Kanika Sharma Assistant Prof. Department of (ECE) NITTTR
More informationISSN Vol.03, Issue.03, June-2015, Pages:
ISSN 2322-0929 Vol.03, Issue.03, June-2015, Pages:0271-0276 www.ijvdcs.org Design of Low Power Arithmetic and Logic Unit using Reversible Logic Gates LAKSHMIKANTHA MN 1, ANURADHA MG 2 1 Dept of ECE (VLSI
More informationImplementation of Reversible ALU using Kogge-Stone Adder
Implementation of Reversible ALU using Kogge-Stone Adder Syed.Zaheeruddin, Ch.Sandeep Abstract: Reversible circuits are one promising direction with applications in the field of low-power design or quantum
More informationImplementation of Optimized Reversible Sequential and Combinational Circuits for VLSI Applications
V. G. Santhi Swaroop et al Int. Journal of Engineering Research and Applications RESEARCH ARTICLE OPEN ACCESS Implementation of Optimized Reversible Sequential and Combinational Circuits for VLSI Applications
More informationReversible ALU Implementation using Kogge-Stone Adder
Reversible ALU Implementation using Kogge-Stone Adder K.Ravitejakhanna Student, Department of ECE SR Engineering College, Ch.Sridevi Reddy Asst.Professor, Department of ECE SR Engineering College, Abstract
More informationCarry Bypass & Carry Select Adder Using Reversible Logic Gates
www.ijecs.in International Journal Of Engineering And Computer Science ISSN:2319-7242 Volume 2 Issue 4 April, 2013 Page No. 1156-1161 Carry Bypass & Carry Select Adder Using Reversible Logic Gates Yedukondala
More informationA NEW DESIGN TECHNIQUE OF REVERSIBLE BCD ADDER BASED ON NMOS WITH PASS TRANSISTOR GATES
A NEW DESIGN TECHNIQUE OF REVERSIBLE BCD ADDER BASED ON NMOS WITH PASS TRANSISTOR GATES Md. Sazzad Hossain 1, Md. Rashedul Hasan Rakib 1, Md. Motiur Rahman 1, A. S. M. Delowar Hossain 1 and Md. Minul Hasan
More informationDesign of a Novel Reversible ALU using an Enhanced Carry Look-Ahead Adder
Design of a Novel Reversible ALU using an Enhanced Carry Look-Ahead Adder *K.JYOTHI **Md.ASIM IQBAL *M.TECH Dept Of ECE, KAKATHIYA UNIVERSITY OF ENGINEERING AND TECHNOLOGY **Asst. prof Dept of ECE, KAKATHIYA
More informationLakshmi Narain College of Technology, Bhopal (M.P.) India
Volume 5, Issue 2, February 2015 ISSN: 2277 128X International Journal of Advanced Research in Computer Science and Software Engineering Research Paper Available online at: www.ijarcsse.com An Extensive
More informationADVANCES in NATURAL and APPLIED SCIENCES
ADVANCES in NATURAL and APPLIED SCIENCES ISSN: 1995-0772 Published BY AENSI Publication EISSN: 1998-1090 http://www.aensiweb.com/anas 2015 Special 9(17): pages 50-57 Open Access Journal Design and Implementation
More informationDesign Exploration and Application of Reversible Circuits in Emerging Technologies
University of South Florida Scholar Commons Graduate Theses and Dissertations Graduate School 4-7-216 Design Exploration and Application of Reversible Circuits in Emerging Technologies Saurabh Kotiyal
More informationAn Improved Design of a Reversible Fault Tolerant Encoder Based FPGA
Volume 119 No. 15 2018, 1671-1676 ISSN: 1314-3395 (on-line version) url: http://www.acadpubl.eu/hub/ http://www.acadpubl.eu/hub/ An Improved Design of a Reversible Fault Tolerant Encoder Based FPGA Mridula
More informationInternational Journal of Scientific & Engineering Research, Volume 6, Issue 6, June ISSN
International Journal of Scientific & Engineering Research, Volume 6, Issue 6, June-2015 333 Design and Performance Analysis of Reversible Carry Look-ahead Adder and Carry Select Adder < Santosh Rani>
More informationDesign of Optimized Reversible Binary and BCD Adders
Design of Optimized Reversible Binary and BCD Adders G.Naveen kumar M. Tech, Department of Electronics and Communication Engineering Brilliant engineering college Hyderabad, India Y. Ravinder Assistant
More informationFPGA IMPLEMENTATION OF 4-BIT AND 8-BIT SQUARE CIRCUIT USING REVERSIBLE LOGIC
FPGA IMPLEMENTATION OF 4-BIT AND 8-BIT SQUARE CIRCUIT USING REVERSIBLE LOGIC Shwetha. S Patil 1, Mahesh Patil 2, Venkateshappa 3 Assistant Professor 1,PG Student 2, Professor 3 1,2,3 Dept. of ECE, 1 MVJ
More informationDIAGNOSIS OF FAULT IN TESTABLE REVERSIBLE SEQUENTIAL CIRCUITS USING MULTIPLEXER CONSERVATIVE QUANTUM DOT CELLULAR AUTOMATA
DIAGNOSIS OF FAULT IN TESTABLE REVERSIBLE SEQUENTIAL CIRCUITS USING MULTIPLEXER CONSERVATIVE QUANTUM DOT CELLULAR AUTOMATA Nikitha.S.Paulin 1, S.Abirami 2, Prabu Venkateswaran.S 3 1, 2 PG students / VLSI
More informationDesign of Reversible Even and Odd Parity Generator and Checker Using Multifunctional Reversible Logic Gate (MRLG)
Design of Reversible Even and Odd Parity Generator and Checker Using Multifunctional Reversible Logic Gate (MRLG) Vinay Kumar Department of ECE PEC University Of Technology. Chandigarh, India Vinaykdz@gmail.com
More informationMach-Zehnder Interferometer based All Optical Reversible Carry-Look ahead Adder
Mach-Zehnder Interferometer based All Optical Reversible Carry-Look ahead Adder Allada Shiva Kumar Mrs. N Laxmi Mrs. S Vasanti Prof B Kedarnath M.Tech Student (VLSI-SD) Associate Professor Assistant Professor
More informationDesign of Reversible Logic based Basic Combinational Circuits
Communications on Applied Electronics (CAE) ISSN : 2394-4714 Foundation of Computer Science FCS, New York, USA Volume 5 No.9, September 2016 www.caeaccess.org Design of Reversible Logic based Basic Combinational
More informationReversible Multiplier with Peres Gate and Full Adder.
IOSR Journal of Electronics and Communication Engineering (IOSR-JECE) e-issn: 2278-2834,p- ISSN: 2278-8735.Volume 9, Issue 3, Ver. VI (May - Jun. 2014), PP 43-50 Reversible Multiplier with Peres Gate and
More informationVHDL DESIGN AND IMPLEMENTATION OF C.P.U BY REVERSIBLE LOGIC GATES
VHDL DESIGN AND IMPLEMENTATION OF C.P.U BY REVERSIBLE LOGIC GATES 1.Devarasetty Vinod Kumar/ M.tech,2. Dr. Tata Jagannadha Swamy/Professor, Dept of Electronics and Commn. Engineering, Gokaraju Rangaraju
More informationA Cost Effective Design of Reversible Single Precision Floating Point Multiplier
International Journal of Research in Computer and Communication technology, IJRCCT, ISSN 2278-584, ol 2, Issue, January 2. Cost Effective Design of Reversible Single Precision Floating Point Multiplier
More informationOptimized Reversible Vedic multipliers for High Speed Low Power Operations
Optimized Reversible Vedic multipliers for High Speed Low Power Operations K. Parameswarareddy 1 PG Student, Department of ECE Sri krishna devaraya engineering college Nh-44,Gooty, Ananthapuramu, Andhra
More informationQuantum Cost efficient Reversible Multiplier
Quantum Cost efficient Reversible Multiplier Mandeep Kaur, Chakshu Goel Abstract Increasing demand for reducing power dissipation in digital multipliers has led to new mode of computation for multiplier
More informationDESIGN OF 3:8 REVERSIBLE DECODER USING R- GATE
DESIGN OF 3:8 REVERSIBLE DECODER USING R- GATE Sweta Mann 1, Rita Jain 2 1.2 Department of Electronics and Communication Engineering, LNCT Bhopal (M.P), (India) ABSTRACT The area of reversible logic has
More informationLow Power and High Speed BCD Adder using Reversible Gates
Low Power and High Speed BCD Adder using Reversible Gates Pradeep S R PraveenKumar Prathibha S R Abstract Reversible logic is one of the emerging technologies having promising applications in quantum computing.
More informationA New Approach for Designing of 3 to 8 Decoder and It s Applications Using Verilog HDL
A New Approach for Designing of 3 to 8 Decoder and It s Applications Using Verilog HDL P.Anirudh Goud PG-Scholar (VLSI Design) Department of ECE, Krishna Murthy Institute of Technology & Engineering, Edulabad,
More informationarxiv: v1 [quant-ph] 20 Jul 2009
An analysis of reversible multiplier circuits Anindita Banerjee and Anirban Pathak March 9, 2018 Jaypee Institute of Information Technology University, Noida, India arxiv:0907.3357v1 [quant-ph] 20 Jul
More informationDesign and Implementation of Reversible Binary Comparator N.SATHISH 1, T.GANDA PRASAD 2
www.semargroup.org, www.ijsetr.com ISSN 2319-8885 Vol.03,Issue.03, March-2014, Pages:0356-0363 Design and Implementation of Reversible Binary Comparator N.SATHISH 1, T.GANDA PRASAD 2 1 PG Scholar, Dept
More informationSCOPE OF REVERSIBLE ENGINEERING AT GATE-LEVEL: FAULT-TOLERANT COMBINATIONAL ADDERS
SCOPE OF REVERSIBLE ENGINEERING AT GATE-LEVEL: FAULT-TOLERANT COMBINATIONAL ADDERS Abstract M.Bharathi 1, K.Neelima 2 1 Assistant Professor, ECE Department, Sree Vidyanikethan Engineering College(Autonomous),Tirupati-517102,
More informationDesign and Implementation of Efficient Reversible Vedic multiplier for Low Power and High Speed Operations
Design and Implementation of Efficient Reversible Vedic multiplier for Low Power and High Speed Operations 1 C.Himam Hussain PG Scholar, Sri Krishnadevaraya Engineering College, Gooty, Andhra Pradesh,
More informationReversible Circuit Synthesis of Symmetric Functions Using a Simple Regular Structure
Reversible Circuit Synthesis of Symmetric Functions Using a Simple Regular Structure Arighna Deb 1, Debesh K. Das 1, Hafizur Rahaman 2, Bhargab B. Bhattacharya 3, Robert Wille 4, Rolf Drechsler 4 1 Computer
More informationOptimized Reversible Programmable Logic Array (PLA)
Journal of Advances in Computer Research Quarterly ISSN: 28-6148 Sari Branch, Islamic Azad University, Sari, I.R.Iran (Vol. 4, No. 1, February 213), Pages: 81-88 www.jacr.iausari.ac.ir Optimized Reversible
More informationBasic Logic Gate Realization using Quantum Dot Cellular Automata based Reversible Universal Gate
Basic Logic Gate Realization using Quantum Dot Cellular Automata based Reversible Universal Gate Saroj Kumar Chandra Department Of Computer Science & Engineering, Chouksey Engineering College, Bilaspur
More informationDesign and Synthesis of Sequential Circuit Using Reversible Logic
ISSN: 2278 0211 (Online) Design and Synthesis of Sequential Circuit Using Reversible Logic Mr. Sandesh.N.G PG Student, VLSI Design and Embedded System, B.G.S. Institute of Technology, B.G.Nagar, Karnataka,
More informationDesign of Fault Tolerant Reversible Multiplexer based Multi-Boolean Function Generator using Parity Preserving Gates
International Journal of omputer pplications (975 8887) Volume 66 No.9, March 23 Design of Fault Tolerant Reversible Multiplexer based Multi-oolean Function enerator using Parity Preserving ates Rakshith
More informationReversible Multiplier with Peres Gate and Full Adder
Reversible Multiplier with Peres Gate and Full Adder Prof. Amol D. Morankar Dept. of Electronics and Telecommunication Engg. V.N.I.T Nagpur, India Abstract Low Power dissipation and smaller area are one
More informationNovel Pipelined Vedic Multiplier Constituted With Reversible Logic
Novel Pipelined Vedic Multiplier Constituted With Reversible Logic Purna Chandrika Avvari M.Tech Student Department ECE Guntur Engineering College, Guntur, Andrapradesh, India. ABSTRACT Multiplication
More informationScalable Systolic Structure to Realize Arbitrary Reversible Symmetric Functions
GESTS Int l Trans. Computer Science and Engr., Vol.18, No.1 7 Scalable Systolic Structure to Realize Arbitrary Reversible Symmetric Functions Soo-Hong Kim and Sung Choi Dep t of Computer Software Engineering,
More informationPERFORMANCE IMPROVEMENT OF REVERSIBLE LOGIC ADDER
ISSN: 2395-1680 (ONLINE) DOI: 10.21917/ijme.2016.0037 ICTACT JOURNAL ON MICROELECTRONICS, JULY 2016, VOLUME: 02, ISSUE: 02 PERFORMANCE IMPROVEMENT OF REVERSIBLE LOGIC ADDER Richa Shukla 1 and Vandana Niranjan
More informationRegularity and Symmetry as a Base for Efficient Realization of Reversible Logic Circuits
Regularity and Symmetry as a Base for Efficient Realization of Reversible Logic Circuits Marek Perkowski*, Pawel Kerntopf 1, Alan Coppola 2, Andrzej Buller 3, Malgorzata Chrzanowska-Jeske, Alan Mishchenko,
More informationTree and Array Multipliers Ivor Page 1
Tree and Array Multipliers 1 Tree and Array Multipliers Ivor Page 1 11.1 Tree Multipliers In Figure 1 seven input operands are combined by a tree of CSAs. The final level of the tree is a carry-completion
More informationA New Approach to Online Testing of TGFSOP-based Ternary Toffoli Circuits
A New Approach to Online Testing of TGFSOP-based Ternary Toffoli Circuits N. M. Nayeem and J. E. Rice Dept. of Math & Computer Science University of Lethbridge Lethbridge, Canada Email: {noor.nayeem, j.rice}@uleth.ca
More informationA Novel Ternary Content-Addressable Memory (TCAM) Design Using Reversible Logic
2015 28th International Conference 2015 on 28th VLSI International Design and Conference 2015 14th International VLSI Design Conference on Embedded Systems A Novel Ternary Content-Addressable Memory (TCAM)
More informationInternational Association of Scientific Innovation and Research (IASIR) (An Association Unifying the Sciences, Engineering, and Applied Research)
International Association of Scientific Innovation and Research (IASIR) (An Association Unifying the Sciences, Engineering, and Applied Research) ISSN (Print): 2279-0020 ISSN (Online): 2279-0039 International
More information