Dual N & P-Channel Enhancement Mode Field Effect Transistor. Features R DS(ON) = V GS = 4.5 V G2 6 Q1(N) TA=25 o C unless otherwise noted

Similar documents
Features. R DS(on) = 25 C unless otherwise noted. Symbol Parameter Q2 Q1 Units

FDC6301N Dual N-Channel, Digital FET

FDC6322C Dual N & P Channel, Digital FET

FJN3303 High Voltage Fast-Switching NPN Power Transistor

Features A, -25 V. R DS(ON) Symbol Parameter Ratings Units

FJPF13007 High Voltage Fast-Switching NPN Power Transistor

NDS9953A Dual P-Channel Enhancement Mode Field Effect Transistor

Characteristic Value Units Drain-to-Source Voltage. 28 Continuous Drain Current (T C =100 )

NDS8947 Dual P-Channel Enhancement Mode Field Effect Transistor

Features. = 25 C unless otherwise noted. Symbol Parameter Q2 Q1 Units. A - Pulsed (Note 1c & 1d)

FJD5304D High Voltage Fast Switching Transistor

KSD1621 NPN Epitaxial Silicon Transistor

Description. Symbol Parameter Ratings Units V DSS Drain to Source Voltage 250 V V GSS Gate to Source Voltage ±30 V

Single N-Channel Enhancement Mode Field Effect Transistor. Features. TA=25 o C unless otherwise noted. Symbol Parameter Ratings Units

Features. 15 A, 30 V. R DS(ON) = 5.5 V GS = 10 V R DS(ON) = 8 V GS = 4.5 V. T A=25 o C unless otherwise noted

Features. T A =25 o C unless otherwise noted

Features. Ultra-low Q g x R DS(ON) figure-of-merit F202. Top. T A =25 o C unless otherwise noted

Features. Low gate charge. Symbol Parameter Q1 Q2 Units. Pulsed 8 8 Power Dissipation for Single Operation (Note 1a) (Note 1b) 0.


BSS84 P-Channel Enhancement Mode Field-Effect Transistor

FDS V P-Channel PowerTrench MOSFET

PN4258. Symbol Parameter Value Units

74VHC153 Dual 4-Input Multiplexer

H11AA1, H11AA3, H11AA2, H11AA4 AC Input/Phototransistor Optocouplers

74VHC Stage Binary Counter

= 25 o C unless other wise noted Symbol Parameter N-Channel P-Channel Units. Drain-Source Voltage V. Gate-Source Voltage 8-8 V I D

PHOTOTRANSISTOR OPTOCOUPLERS

Features. 175 C maximum junction temperature rating. TO-263AB FDB Series. TA=25 o C unless otherwise noted

Features 3.3 A, 20 V. V F < A (T J = 125 o C). V F < A. V F < A. TA=25 o C unless otherwise noted

CNY17-1, CNY17-3, CNY17-2, CNY17-4 Phototransistor Optocouplers

FCP7N60/FCPF7N60/FCPF7N60YDTU

74VHC157 Quad 2-Input Multiplexer

DM74ALS240A, DM74ALS241A Octal 3-STATE Bus Driver

AOT404 N-Channel Enhancement Mode Field Effect Transistor

500V N-Channel MOSFET

Features. 175 C maximum junction temperature rating. TO-263AB FDB Series. TA=25 o C unless otherwise noted

MM74HCT540, Inverting Octal 3-STATE Buffer MM74HCT541, Octal 3-STATE Buffer

74VHCT74A Dual D-Type Flip-Flop with Preset and Clear

N- & P-Channel Enhancement Mode Field Effect Transistor

APQ02SN60AA-XXJ0 APQ02SN60AB DEVICE SPECIFICATION. 600V/2A N-Channel MOSFET

AO7401 P-Channel Enhancement Mode Field Effect Transistor

Features V F < A (T J = 125 C) V F < A V F < A. TA=25 o C unless otherwise noted

Automotive N- and P-Channel 40 V (D-S) 175 C MOSFET

AON4605 Complementary Enhancement Mode Field Effect Transistor

AO3411 P-Channel Enhancement Mode Field Effect Transistor

74VHC573 Octal D-Type Latch with 3-STATE Outputs

74VHC175 Quad D-Type Flip-Flop

-202mA. Pin 1 D1. Diode. Part Number Case Packaging DMC21D1UDA-7B X2-DFN ,000/Tape & Reel

TSP10N60M / TSF10N60M

AO4620 Complementary Enhancement Mode Field Effect Transistor

AOP606 Complementary Enhancement Mode Field Effect Transistor

P-Channel Enhancement Mode Mosfet

OptiMOS TM Power-MOSFET

Product Summary: BVDSS 30V RDSON (MAX.) 50mΩ 4.5A I D. Pb Free Lead Plating & Halogen Free EMB50P03J

P-Channel Enhancement Mode Mosfet

AO4802 Dual N-Channel Enhancement Mode Field Effect Transistor

SIPMOS Small-Signal-Transistor

AO V Dual P + N-Channel MOSFET

BS170 / MMBF170 N-Channel Enhancement Mode Field Effect Transistor

OptiMOS 2 Power-Transistor

SPECIFICATIONS (T J = 25 C, unless otherwise noted)

OptiMOS (TM) 3 Power-Transistor

-3.3A -2.8A. Part Number Case Packaging DMC2057UVT-7 TSOT / Tape & Reel DMC2057UVT-13 TSOT / Tape & Reel

N-Channel ENHANCEMENT MODE POWER MOSFET 0V

OptiMOS TM 3 Power-MOSFET

SIPMOS Power-Transistor

GP1M003A080H/ GP1M003A080F GP1M003A080HH/ GP1M003A080FH

Automotive N- and P-Channel 100 V (D-S) 175 C MOSFET

OptiMOS TM Power-MOSFET

SIPMOS Small-Signal-Transistor

OptiMOS -P2 Power-Transistor Product Summary

CPC3730CTR. 350V N-Channel Depletion-Mode FET (SOT-89) INTEGRATED CIRCUITS DIVISION

SSF7NS65UF 650V N-Channel MOSFET

PHT6N06T. 1. Product profile. 2. Pinning information. TrenchMOS standard level FET. 1.1 Description. 1.2 Features. 1.

SIPMOS Small-Signal-Transistor

P-Channel Enhancement Mode Field Effect Transistor PARAMETERS/TEST CONDITIONS SYMBOL LIMITS UNITS

OptiMOS (TM) 3 Power-Transistor

74VHC595 8-Bit Shift Register with Output Latches

Max Q1. Symbol V GS I DM 15 I DSM 7.8 I AS E AS V SPIKE P D 2.5 P DSM. Junction and Storage Temperature Range T J, T STG

OptiMOS 2 Small-Signal-Transistor

Preliminary data. Type Package Ordering Code Tape and Reel Information BSS 192 P SOT89 Q67042-S4168 -

CoolMOS TM Power Transistor

I D-ISO W Power dissipation P tot

Features. Symbol Parameter N-Channel P-Channel Units. Drain-Source Voltage, Power Supply Voltage V V GSS. Gate-Source Voltage, 8-8 V I D

FCP13N60N / FCPF13N60NT N-Channel MOSFET

OptiMOS 2 Small-Signal-Transistor

PMWD16UN. 1. Product profile. 2. Pinning information. Dual N-channel µtrenchmos ultra low level FET. 1.1 General description. 1.

SIPMOS Small-Signal Transistor BSP 149

SIPMOS Small-Signal-Transistor

OptiMOS 3 M-Series Power-MOSFET

OptiMOS TM 3 Power-Transistor

SIPMOS Small-Signal-Transistor

OptiMOS P2 Small-Signal-Transistor

OptiMOS TM Power-Transistor

Elerical Characteristics T C = 5 C unless otherwise noted Symbol Parameter Test Conditions Min Typ Max Units Off Characteristics BS Drain-Source Break

OptiMOS 3 Power-MOSFET

SIPMOS Small-Signal-Transistor

SIPMOS Power-Transistor

NTJD4105C. Small Signal MOSFET. 20 V / 8.0 V, Complementary, A / A, SC 88

Complementary (N- and P-Channel) MOSFET

Transcription:

Dual N & P-Channel Enhancement Mode Field Effect Transistor May General Description These dual N & P-Channel Enhancement Mode Field Effect Transistors are produced using Fairchild s proprietary, high cell density, DMOS technology. This very high density process has been designed to minimize on-state resistance, provide rugged and reliable performance and fast switching. These device is particularly suited for low voltage, low current, switching, and power supply applications. Features Q.5 A,. R DS(ON) = Ω @ GS = R DS(ON) = Ω @ GS =.5 Q.3 A,. R DS(ON) = 5 Ω @ GS = R DS(ON) = 7.5Ω @ GS =.5 High saturation current High density cell design for low R DS(ON) Proprietary SuperSOT TM package: design using copper lead frame for superior thermal and electrical capabilities S D D Q(P) 3 5 TM SuperSOT - G S G Q(N) Absolute Maximum Ratings TA=5 o C unless otherwise noted Symbol Parameter Q Q Units DSS Drain-Source oltage GSS Gate-Source oltage ± ± I D Drain Current Continuous (Note a).5.3 A P D Pulsed.5 Power Dissipation for Single Operation (Note a).9 (Note b).9 (Note c).7 T J, T STG Operating and Storage Junction Temperature Range 55 to +5 C Thermal Characteristics R θja Thermal Resistance, Junction-to-Ambient (Note a) 3 C/W R θjc Thermal Resistance, Junction-to-Case (Note ) Package Marking and Ordering Information Device Marking Device Reel Size Tape width Quantity.C 7 8mm 3 W Fairchild Semiconductor Corporation Rev B (W)

Electrical Characteristics T A = 5 C unless otherwise noted Symbol Parameter Test Conditions Min Typ Max Units Off Characteristics B DSS Drain Source Breakdown oltage GS =, I D = 5 µa Q GS =, I D = 5 µa Q BDSS T J Breakdown oltage Temperature Coefficient I D = 5 µa,ref. to 5 C I D = 5 µa,ref. to 5 C Q Q 7 57 m/ C I DSS Zero Gate oltage Drain Current DS = 8, GS = Q µa DS = 8, GS = Q I GSSF Gate Body Leakage, Forward GS =, DS = All na I GSSR Gate Body Leakage, Reverse GS =, DS = All na On Characteristics (Note ) GS(th) Gate Threshold oltage Q DS = GS, I D = 5 µa..5 Q DS = GS, I D = 5 µa.9 3.5 GS(th) Gate Threshold oltage Q I D = 5 µa,referenced. to 5 C 3.8 T J Temperature Coefficient Q I D = 5 µa,ref. to 5 C 3. R DS(on) Static Drain Source Q GS =, I D =.5 A On Resistance GS =.5, I D =.35 A GS =, I D =.5 A,T J=5 C Q GS =, I D =.3 A GS =.5,I D =.5 A GS =,I D=.3A,T J=5 C I D(on) On-State Drain Current Q GS = DS =.5 Q GS = DS =.7..5.9 g FS Forward Transconductance Q DS = I D =.5 A 38 Q DS = I D =.3A 7 Dynamic Characteristics C iss Input Capacitance Q For Q: Q DS = 5, GS = C oss Output Capacitance Q f =.MHz Q For Q: 3 C rss Reverse Transfer Capacitance Q DS = 5, GS =.3 Q f =.MHz R G Gate Resistance Q GS = 5 m, f =. MHz. Ω Q. Switching Characteristics (Note ) t d(on) Turn On Delay Time Q For Q:.8 5. Q DS =5, I DS= A 3.. t r Turn On Rise Time Q GS=, R GEN = Ω 8 Q For Q: t d(off) Turn Off Delay Time Q DS = 5, I DS= A Q GS=, R GEN = Ω 8 t f Turn Off Fall Time Q 8 Q Q g Total Gate Charge Q For Q:..5 Q DS =5, I DS=.5 A.. Q gs Gate Source Charge Q GS=, R GEN = Ω. Q For Q:.3 DS = 5, I DS=.35 A Q gd Gate Drain Charge Q. GS=, R GEN = Ω Q.3 3.5 5 7.5 m/ C Ω A ms pf pf pf ns ns ns ns nc nc nc Rev B (W)

Electrical Characteristics T A = 5 C unless otherwise noted Symbol Parameter Test Conditions Min Typ Max Units Drain Source Diode Characteristics and Maximum Ratings I S Maximum Continuous Drain Source Diode Forward Current Q.5 A Q.3 SD Drain Source Diode Forward Q GS =, I S =.5 A (Note ).8. oltage Q GS =, I S =.3 A (Note ).8. t rr Diode Reverse Recovery Q I F =.5 A, d if/d t = A/µs 8 Time Q I F =.3 A, d if/d t = A/µs Q rr Diode Reverse Recovery Q I F =.5 A, d if/d t = A/µs Charge Q I F =.3 A, d if/d t = A/µs ns nc Notes:. R θja is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins. R θjc is guaranteed by design while R θca is determined by the user's board design. a) 3 C/W when mounted on a.5 in pad of oz. copper. b) C/W when mounted on a.5 in pad of oz copper c) 8 C/W when mounted on a minimum pad. Scale : on letter size paper. Pulse Test: Pulse Width < 3µs, Duty Cycle <.% Rev B (W)

Typical Characteristics: N-Channel.5 GS = 8.. I D, DRAIN CURRENT (A)..9..3. 5..5. R DS(ON), NORMALIZED DRAIN-SOURCE ON-RESISTANCE..8... GS =.5 5.. 7. 8. 8 DS, DRAIN-SOURCE OLTAGE ().8.3..9..5 I D, DRAIN CURRENT (A) Figure. On-Region Characteristics. Figure. On-Resistance ariation with Drain Current and Gate oltage. R DS(ON), NORMALIZED DRAIN-SOURCE ON-RESISTANCE.8....8. I D =.5A GS = R DS(ON), ON-RESISTANCE (OHM) 5 3 T A = 5 o C T A = 5 o C I D =.A. -5-5 5 5 75 5 5 T J, JUNCTION TEMPERATURE ( o C) 8 GS, GATE TO SOURCE OLTAGE () Figure 3. On-Resistance ariation withtemperature. Figure. On-Resistance ariation with Gate-to-Source oltage. I D, DRAIN CURRENT (A).5..9..3 DS = 5 T A =-55 o C 5 o C 5 o C I S, REERSE DRAIN CURRENT (A)... GS = T A = 5 o C 5 o C -55 o C 3 5 7 9 GS, GATE TO SOURCE OLTAGE ().....8. SD, BODY DIODE FORWARD OLTAGE () Figure 5. Transfer Characteristics. Figure. Body Diode Forward oltage ariation with Source Current and Temperature. Rev B (W)

Typical Characteristics: N-Channel (continued) GS, GATE-SOURCE OLTAGE () 8 I D =.5A DS = 5 8 3....8.. Q g, GATE CHARGE (nc) CAPACITANCE (pf) 5 f = MHz GS = 3 C ISS C OSS C RSS 3 5 DS, DRAIN TO SOURCE OLTAGE () Figure 7. Gate Charge Characteristics. Figure 8. Capacitance Characteristics. I D, DRAIN CURRENT (A). R DS(ON) LIMIT GS = R θja = 8 o C/W T A = 5 o C µs µs ms ms ms s DC P(pk), PEAK TRANSIENT POWER (W) 8 R θja = 8 C/W T A = 5 C.. DS, DRAIN-SOURCE OLTAGE ()... t, TIME (sec) Figure 9. Maximum Safe Operating Area. Figure. Single Pulse Maximum Power Dissipation. r(t), NORMALIZED EFFECTIE TRANSIENT THERMAL RESISTANCE.. D =.5...5........ t, TIME (sec) R θja (t) = r(t) * R θja R θja = 8 C/W P(pk) t t T J - T A = P * R θja (t) Duty Cycle, D = t / t Figure. Transient Thermal Response Curve. Thermal characterization performed using the conditions described in Note c. Transient thermal response will change depending on the circuit board design. Rev B (W)

Typical Characteristics: P-Channel GS = - -.5. -I D, DRAIN CURRENT (A).8... -. -. -3.5-3. R DS(ON), NORMALIZED DRAIN-SOURCE ON-RESISTANCE.8... GS = -3. -3.5 -. -.5 -. - 3 5 - DS, DRAIN TO SOURCE OLTAGE ().8....8 -I D, DRAIN CURRENT (A) Figure. On-Region Characteristics. Figure. On-Resistance ariation with Drain Current and Gate oltage. R DS(ON), NORMALIZED DRAIN-SOURCE ON-RESISTANCE.8....8. I D = -.3A GS = - R DS(ON), ON-RESISTANCE (OHM) 5 3 T A = 5 o C T A = 5 o C I D = -.7A. -5-5 5 5 75 5 5 T J, JUNCTION TEMPERATURE ( o C) 8 - GS, GATE TO SOURCE OLTAGE () Figure 3. On-Resistance ariation withtemperature. Figure. On-Resistance ariation with Gate-to-Source oltage. -I D, DRAIN CURRENT (A) T A = -55 o C 5 o DS = -5 C.8 5 o C... 3 5 - GS, GATE TO SOURCE OLTAGE () -I S, REERSE DRAIN CURRENT (A) GS = T A = 5 o C. 5 o C. -55 o C......8. - SD, BODY DIODE FORWARD OLTAGE () Figure 5. Transfer Characteristics. Figure. Body Diode Forward oltage ariation with Source Current and Temperature. Rev B (W)

Typical Characteristics: P-Channel (continued) - GS, GATE-SOURCE OLTAGE () I D = -.3A DS = -5-3 8-8 CAPACITANCE (pf) 8 C RSS C OSS C ISS f = MHz GS =..8.. Q g, GATE CHARGE (nc) 3 5 - DS, DRAIN TO SOURCE OLTAGE () Figure 7. Gate Charge Characteristics. Figure 8. Capacitance Characteristics. -I D, DRAIN CURRENT (A).. R DS(ON) LIMIT GS = - R θja = 8 o C/W T A = 5 o C ms s DC ms ms µs - DS, DRAIN-SOURCE OLTAGE () P(pk), PEAK TRANSIENT POWER (W) 8... t, TIME (sec) R θja = 8 C/W T A = 5 C Figure 9. Maximum Safe Operating Area. Figure. Single Pulse Maximum Power Dissipation. r(t), NORMALIZED EFFECTIE TRANSIENT THERMAL RESISTANCE.. D =.5...5........ t, TIME (sec) Figure. Transient Thermal Response Curve. R θja (t) = r(t) * R θja R θja = 8 C/W P(pk) Thermal characterization performed using the conditions described in Note c. Transient thermal response will change depending on the circuit board design. t t T J - T A = P * R θja (t) Duty Cycle, D = t / t Rev B (W)

TRADEMARKS The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks ACEx Bottomless CoolFET CROSSOLT DenseTrench DOME EcoSPARK E CMOS TM EnSigna TM FACT FACT Quiet Series STAR*POWER is used under license DISCLAIMER FAIRCHILD SEMICONDUCTOR RESERES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROE RELIABILITY, FUNCTION OR DESIGN FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS LIFE SUPPORT POLICY FAIRCHILD S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROAL OF FAIRCHILD SEMICONDUCTOR CORPORATION As used herein: Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user PRODUCT STATUS DEFINITIONS Definition of Terms FAST â FASTr FRFET GlobalOptoisolator GTO HiSeC I C ISOPLANAR LittleFET MicroFET MicroPak MICROWIRE OPTOLOGIC â OPTOPLANAR PACMAN POP Power7 PowerTrench QFET QS A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness Datasheet Identification Product Status Definition â QT Optoelectronics Quiet Series SILENT SWITCHER â SMART START SPM STAR*POWER Stealth SuperSOT -3 SuperSOT - SuperSOT -8 SyncFET TinyLogic TruTranslation UHC UltraFET â CX Advance Information Preliminary No Identification Needed Formative or In Design First Production Full Production This datasheet contains the design specifications for product development Specifications may change in any manner without notice This datasheet contains preliminary data, and supplementary data will be published at a later date Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design This datasheet contains final specifications Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design Obsolete Not In Production This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor The datasheet is printed for reference information only Rev H5

Mouser Electronics Authorized Distributor Click to iew Pricing, Inventory, Delivery & Lifecycle Information: ON Semiconductor: _Q