IR2106/IR21064 IR2107/IR21074 HIGH AND LOW SIDE DRIVER

Similar documents
9A HIGH-SPEED MOSFET DRIVERS

CD54HC11, CD74HC11, CD54HCT11, CD74HCT11

NTE74HC109 Integrated Circuit TTL High Speed CMOS, Dual J K Positive Edge Triggered Flip Flop w/set & Reset

CD54/74HC32, CD54/74HCT32

CD40106BC Hex Schmitt Trigger

MM74HC151 8-Channel Digital Multiplexer

1-OF-8 DECODER/DEMULTIPLEXER High-Speed Silicon-Gate CMOS

CD4028BC BCD-to-Decimal Decoder

MM74HC157 Quad 2-Input Multiplexer

MM74C908 Dual CMOS 30-Volt Relay Driver

TSP10N60M / TSF10N60M

MM74HC4020 MM74HC Stage Binary Counter 12-Stage Binary Counter

1-OF-8 DECODER/DEMULTIPLEXER High-Speed Silicon-Gate CMOS

CD74HC151, CD74HCT151

NTE74HC299 Integrated Circuit TTL High Speed CMOS, 8 Bit Universal Shift Register with 3 State Output

500V N-Channel MOSFET

CD40174BC CD40175BC Hex D-Type Flip-Flop Quad D-Type Flip-Flop

High Speed MOSFET Drivers

UNISONIC TECHNOLOGIES CO., LTD U74HC14

CD4071BC CD4081BC Quad 2-Input OR Buffered B Series Gate Quad 2-Input AND Buffered B Series Gate

Dual D Flip-Flop with Set and Reset High-Speed Silicon-Gate CMOS

CD4028BC BCD-to-Decimal Decoder

MM54C14 MM74C14 Hex Schmitt Trigger

IRGP30B120KD-E. Motor Control Co-Pack IGBT INSULATED GATE BIPOLAR TRANSISTOR WITH ULTRAFAST SOFT RECOVERY DIODE. Features V CES = 1200V

CD4027BC Dual J-K Master/Slave Flip-Flop with Set and Reset

MM74HC00 Quad 2-Input NAND Gate

CD4013BC Dual D-Type Flip-Flop

MM74HC175 Quad D-Type Flip-Flop With Clear

Features. Y Wide supply voltage range 3 0V to 15V. Y Guaranteed noise margin 1 0V. Y High noise immunity 0 45 VCC (typ )

NTE74HC173 Integrated Circuit TTL High Speed CMOS, 4 Bit D Type Flip Flop with 3 State Outputs

CD54HC257, CD74HC257, CD54HCT257, CD74HCT257

NTE4514B & NTE4515B Integrated Circuit CMOS, 4 Bit Latch/4 to 16 Line Decoder

CD4723BM CD4723BC Dual 4-Bit Addressable Latch CD4724BM CD4724BC 8-Bit Addressable Latch

IRGP20B120UD-E. UltraFast CoPack IGBT INSULATED GATE BIPOLAR TRANSISTOR WITH ULTRAFAST SOFT RECOVERY DIODE. Features V CES = 1200V

CD4070BM CD4070BC Quad 2-Input EXCLUSIVE-OR Gate CD4077BM CD4077BC Quad 2-Input EXCLUSIVE-NOR Gate

Schmitt-Trigger Inverter/ CMOS Logic Level Shifter

CD4024BC 7-Stage Ripple Carry Binary Counter

MM54HC08 MM74HC08 Quad 2-Input AND Gate

Features. Y Wide supply voltage range 3 0V to 15V. Y High noise immunity 0 45 VDD (typ ) Y Low power TTL fan out of 2 driving 74L

2 Input NAND Gate L74VHC1G00

MM74C14 Hex Schmitt Trigger

MM74HC08 Quad 2-Input AND Gate

MM74HC32 Quad 2-Input OR Gate

NTE74HC165 Integrated Circuit TTL High Speed CMOS, 8 Bit Parallel In/Serial Out Shift Register

CD54/74HC151, CD54/74HCT151

Features. Y Low power TTL Fan out of 2 driving 74L. Y 5V 10V 15V parametric ratings. Y Symmetrical output characteristics

MM54HC373 MM74HC373 TRI-STATE Octal D-Type Latch

MM54C221 MM74C221 Dual Monostable Multivibrator

CD74HC147, CD74HCT147

CD54/74HC30, CD54/74HCT30

Features. Y Low power TTL Fan out of 2 driving 74L. Y 5V 10V 15V parametric ratings. Y Symmetrical output characteristics

MM74C14 Hex Schmitt Trigger

MM74HC373 3-STATE Octal D-Type Latch

CD4029BM CD4029BC Presettable Binary Decade Up Down Counter

MM54HC175 MM74HC175 Quad D-Type Flip-Flop With Clear

74LVQ174 Low Voltage Hex D-Type Flip-Flop with Master Reset

CD54/74HC367, CD54/74HCT367, CD54/74HC368, CD74HCT368

MM74HC574 3-STATE Octal D-Type Edge-Triggered Flip-Flop

DS34C87T CMOS Quad TRI-STATE Differential Line Driver

CD54/74HC393, CD54/74HCT393

MM74HC4020 MM74HC Stage Binary Counter 12-Stage Binary Counter

MM74HC573 3-STATE Octal D-Type Latch

SGM48000/1/2 High Speed, Dual Power MOSFET Drivers

250 P C = 25 C Power Dissipation 160 P C = 100 C Power Dissipation Linear Derating Factor

MM54HC73 MM74HC73 Dual J-K Flip-Flops with Clear

74LS393 Dual 4-Bit Binary Counter

CD54/74HC147, CD74HCT147. High Speed CMOS Logic 10-to-4 Line Priority Encoder. Features. [ /Title (CD74 HC147, CD74 HCT14 7) /Subject

MM74HC175 Quad D-Type Flip-Flop With Clear

Features. Y Wide supply voltage range 3V to 15V. Y Guaranteed noise margin 1V. Y High noise immunity 0 45 VCC (typ )

CD4093BM CD4093BC Quad 2-Input NAND Schmitt Trigger

CD4028BM CD4028BC BCD-to-Decimal Decoder

Features Y Wide supply voltage range 3 0V to 15V. Y High noise immunity 0 45 VDD (typ ) Y Low power TTL fan out of 2 driving 74L

400V N-Channel MOSFET GENERAL DESCRIPTION VDSS RDS(ON) ID. Features. Ordering Information 400V 0.55Ω 10.5A. This Power MOSFET is produced using

CD4013BM CD4013BC Dual D Flip-Flop

CD74HC109, CD74HCT109

NTE4501 Integrated Circuit CMOS, Dual 4 Input NAND Gate, 2 Input NOR/OR Gate, 8 Input AND/NAND Gate

CD4070BM CD4070BC Quad 2-Input EXCLUSIVE-OR Gate CD4077BM CD4077BC Quad 2-Input EXCLUSIVE-NOR Gate

MM74HC373 3-STATE Octal D-Type Latch

MM54HC148 MM74HC Line Priority Encoder

CD4093BC Quad 2-Input NAND Schmitt Trigger

74LS75 Quad Latch. DM74LS75 Quad Latch. General Description. Ordering Code: Logic Diagram. Connection Diagram. Function Table (Each Latch)

CD54/74HC164, CD54/74HCT164

CD74HC165, CD74HCT165

Features MIC4468 V S GND. Micrel, Inc Fortune Drive San Jose, CA USA tel + 1 (408) fax + 1 (408)

CD4021BC 8-Stage Static Shift Register

DS Tap Silicon Delay Line FEATURES PIN ASSIGNMENT. PIN DESCRIPTION TAP 1 TAP 5 TAP Output Number +5 Volts

74VHC00 Quad 2-Input NAND Gate

MM74HC154 4-to-16 Line Decoder

MM74HC139 Dual 2-To-4 Line Decoder

MM74HCT08 Quad 2-Input AND Gate

MM74HCT138 3-to-8 Line Decoder

MM54HC244 MM74HC244 Octal TRI-STATE Buffer

MM74HC251 8-Channel 3-STATE Multiplexer

Features Y Wide analog input voltage range g6v. Y Low on resistance 50 typ (VCC V EE e4 5V) Y Logic level translation to enable 5V logic with g5v

MM74C00 MM74C02 MM74C04 Quad 2-Input NAND Gate Quad 2-Input NOR Gate Hex Inverter

Features. Y Wide supply voltage range 3 0V to 15V. Y High noise immunity 0 45 VDD (typ ) Y Low power TTL fan out of 2 driving 74L

MM54HC154 MM74HC154 4-to-16 Line Decoder

CD74HC195. High Speed CMOS Logic 4-Bit Parallel Access Register. Features. Description. Ordering Information. PInout. [ /Title (CD74 HC195 ) /Subject

MM74HC74A Dual D-Type Flip-Flop with Preset and Clear

Features. Y Low power TTL Fan out of 2 driving 74L. Y 5V 10V 15V parametric ratings. Y Symmetrical output characteristics

Transcription:

Features Floating channel designed for bootstrap operation Fully operational to +00V Tolerant to negative transient voltage dv/dt immune Gate drive supply range from 0 to 0V Undervoltage lockout for both channels chmitt triggered input logic Matched propagation delay for both channels Logic and power ground +/- V offset. Lower di/dt gate driver for better noise immunity Outputs in phase with inputs (I0/I0) Outputs out of phase with inputs (I0/I0) Description The I0/I0/I0/I0 are high voltage, high speed power MOSFET and IGBT drivers with independent high and low side referenced output channels. Proprietary HVIC and latch immune CMOS technologies enable ruggedized monolithic construction. The logic input is compatible with standard CMOS or LSTTL output. The output drivers feature a high pulse current buffer stage designed for minimum driver cross-conduction. The floating channel can be used to drive an N-channel power MOSFET or IGBT in the high side configuration which operates up to 00 volts. Typical Connection Preliminary Data Sheet No. PD0J HIGH AND W SIDE DIVE Product Summary V OFFSET I O +/- V OUT t on/off (typ.) Delay matching Packages Lead SOIC Lead PDIP I0/I0 I0/I0 00V max. 0 ma / 0 ma 0-0V 0 ns 0 ns Lead SOIC Lead PDIP up to 00V / / TO AD up to 00V I0/I0 I0/I0 / / TO AD S S

I0/I0/I0/I0 Absolute Maximum atings Absolute maximum ratings indicate sustained limits beyond which damage to the device may occur. All voltage parameters are absolute voltages referenced to. The thermal resistance and power dissipation ratings are measured under board mounted and still air conditions. Symbol Definition Min. Max. Units High side floating absolute voltage -0. High side floating supply offset voltage - + 0. V High side floating output voltage - 0. + 0. Low side and logic fixed supply voltage -0. V Low side output voltage -0. + 0. V IN Logic input voltage ( & - I0/I0) ( & - I0/I0) S - 0. + 0. S Logic ground (I0/I0 only) - + 0. d /dt Allowable offset supply voltage transient 0 V/ns P D Package power dissipation @ T A + C ( lead PDIP).0 ( lead SOIC) 0. ( lead PDIP). W ( lead SOIC).0 th JA Thermal resistance, junction to ambient ( lead PDIP) ( lead SOIC) 00 ( lead PDIP) C/W ( lead SOIC) 0 T J Junction temperature 0 T S Storage temperature -0 0 C T L Lead temperature (soldering, 0 seconds) 00 ecommended Operating Conditions The Input/Output logic timing diagram is shown in figure. For proper operation the device should be used within the recommended conditions. The and S offset rating are tested with all supplies biased at V differential. Symbol Definition Min. Max. Units VB High side floating supply absolute voltage + 0 + 0 High side floating supply offset voltage Note 00 V High side floating output voltage Low side and logic fixed supply voltage 0 0 V Low side output voltage 0 V V IN Logic input voltage ( & - I0/I0) ( & - I0/I0) S S Logic ground (I0/I0 only) - T A Ambient temperature -0 C V Note : Logic operational for of - to +00V. Logic state held for of -V to -S.

Dynamic Electrical Characteristics IAS (, S ) = V, S =, C L = 000 pf, T A = C. I0/I0/I0/I0 Symbol Definition Min. Typ. Max. Units Test Conditions ton Turn-on propagation delay 0 0 = 0V toff Turn-off propagation delay 0 0 = 0V or 00V MT Delay matching, HS & LS turn-on/off 0 0 nsec tr Turn-on rise time 0 0 = 0V tf Turn-off fall time 0 0 = 0V Static Electrical Characteristics IAS (, S ) = V, S = and T A = C unless otherwise specified. The V IL, V IH and I IN parameters are referenced to S / and are applicable to the respective input leads: and (I0/I0) and and (I0/I0). The V O, I O and on parameters are referenced to and are applicable to the respective output leads: and. Symbol Definition Min. Typ. Max. Units Test Conditions V IH Logic input voltage (I0/I0) Logic 0 input voltage (I0/I0) V IL Logic 0 input voltage (I0/I0) Logic input voltage (I0/I0). 0. V = 0V to 0V = 0V to 0V V OH High level output voltage, IAS - V O 0.. I O = 0 ma V OL Low level output voltage, V O 0. 0. I O = 0 ma I LK Offset supply leakage current 0 = = 00V I QBS Quiescent S supply current 0 0 0 V IN = 0V or V I QCC Quiescent supply current 0 0 0 ma V IN = 0V or V I IN+ Logic input bias current 0 µa V IN = V (I0()) V IN = 0V (I0()) I IN- Logic 0 input bias current V IN = 0V (I0()) V IN = V (I0()) + and S supply undervoltage positive going.0.9 9. S+ threshold - and S supply undervoltage negative going.. 9.0 S- threshold V H Hysteresis 0. 0. SH I O+ Output high short circuit pulsed current 0 00 V O = 0V, PW 0 µs I O- Output low short circuit pulsed current 0 0 ma V O = V, PW 0 µs

I0/I0/I0/I0 Functional Block Diagram 0 DELAY VCC VS VB FILTE HV E S Q GENEATO / / 0 DELAY VCC VS VB FILTE HV E S Q GENEATO / /

I0/I0/I0/I0 0 DELAY VCC VS VB FILTE HV E S Q GENEATO / / +V +V 0 DELAY VCC VS VB FILTE HV E S Q GENEATO / / +V +V

I0/I0/I0/I0 Lead Definitions Symbol Description Logic input for high side gate driver output (), in phase (I0/I0) Logic input for high side gate driver output (), out of phase (I0/I0) Logic input for low side gate driver output (), in phase (I0/I0) Logic input for low side gate driver output (), out of phase (I0/I0) Logic Ground (I0 and I0 only) High side floating supply High side gate drive output High side floating supply return Low side and logic fixed supply Low side gate drive output Low side return Lead Assignments Lead PDIP Lead SOIC I0 I0S 0 0 9 9 Lead PDIP Lead SOIC I0 I0S

I0/I0/I0/I0 Lead PDIP Lead SOIC I0 I0S 0 0 9 9 Lead PDIP Lead SOIC I0 I0S

I0/I0/I0/I0 Lead PDIP 0-00 0 Lead SOIC 0-00 0

I0/I0/I0/I0 Lead PDIP 0-00 0 Lead SOIC (narrow body) 0-0 00 9

I0/I0/I0/I0 0% 0% 0% 0% t on t r t off 90% 90% t f Figure. Input/Output Timing Diagram 0% 0% 0% 0% Figure. Switching Time Waveform Definitions 0% 0% 0% MT MT 90% Figure. Delay Matching Waveform Definitions 0 I WOLD HEADQUATES: Kansas St., El Segundo, California 90 Tel: (0) -0 I EUOPEAN EGIONAL CENTE: 9/ Godstone d., Whyteleafe, Surrey C 0BL, United Kingdom Tel: ++ (0) 0 000 I JAPAN: K&H Bldg., F, 0- Nishi-Ikebukuro -Chome, Toshima-Ku, Tokyo, Japan -00 Tel: 9 00 I NG KONG: Unit 0, #F, New East Ocean Centre, No. 9 Science Museum oad, Tsimshatsui East, Kowloon Hong Kong Tel: () 0-0 Data and specifications subject to change without notice. //000