Multilayer Ceramic Chip Capacitors

Similar documents
Multilayer Ceramic Chip Capacitors

No Item Code Description Series Reference. Thickness. M B min (mm) T (mm) code. See Thickness Specification Reference Table below

1. INTRODUCTION 2. FEATURES 3. APPLICATIONS 4.HOW TO ORDER

Prosperity Dielectrics Co., Ltd. 1 ACS-1045 Rev15

MULTILAYER CERAMIC CAPACITORS Safety Certified X1/Y2 Series 1808 to 2220 Sizes NP0 & X7R Dielectrics RoHS Compliance

Low Inductance Ceramic Capacitor (LICC)

*Contents in this sheet are subject to change without prior notice.

信昌電子陶瓷股份有限公司 Prosperity Dielectrics Co., Ltd.

POE INTERNATIONAL CORPORATION. SPECIFICATION OF MULTI-LAYER RADIAL-LEADED TYPE CAPACITOR Ver: 8 Page: 1

MULTILAYER CERAMIC CAPACITORS

Multilayer Ceramic Capacitors High Capacitance Series

MULTILAYER CERAMIC CAPACITORS Middle & High Voltage Series (200V to 4kV) 0402 to 1812 Sizes NP0, X7R & Y5V Dielectrics Halogen Free & RoHS compliance

MULTILAYER CERAMIC CAPACITORS General Purpose Series (10V to 100V) 0402 to 1812 Sizes NP0, X7R & Y5V Dielectrics RoHS Compliance

Ceramic Chip Capacitors

EN: This Datasheet is presented by the manufacturer. Please visit our website for pricing and availability at ore.hu.

Applications: 1808 N 100 J 202 C T. Size Dielectric Capacitance Tolerance Rated Voltage Termination

DATA SHEET SURFACE-MOUNT CERAMIC MULTILAYER CAPACITORS. Mid-voltage NP0/X7R. Product Specification April 16, 2015 V.

MULTILAYER CERAMIC CAPACITORS Low Inductance Series 0612 Size, 50V X7R Dielectric Halogen Free & RoHS Compliance

MULTILAYER CERAMIC CAPACITORS High Q / Low ESR Series (HH) 0201 to 0805 Sizes NP0 Dielectric Halogen Free & RoHS Compliance

AD Scope: Its specification applies to Radial Series Ceramic Capacitor. 2.How to order: CODE

MULTILAYER CERAMIC CAPACITORS Open-Mode Series (50V to 630V) 0805 to 1812 Sizes X7R Dielectric Halogen Free & RoHS Compliance

MULTILAYER CERAMIC CAPACITORS Capacitor Arrays Series (10V to 100V) 4 x 0402, 4 x 0603 Sizes NP0, X7R & Y5V Dielectrics Halogen Free & RoHS Compliance

Open-mode Design Capacitors

DATA SHEET SURFACE-MOUNT CERAMIC MULTILAYER CAPACITORS NP0/X5R/X7R

100 pf to 47µF RoHS compliant & Halogen free

DATA SHEET SURFACE-MOUNT CERAMIC MULTILAYER CAPACITORS General purpose & High capacitance Class 2, X5R

DATA SHEET SURFACE-MOUNT CERAMIC MULTILAYER CAPACITORS Mid-voltage NP0/X7R

DATA SHEET SURFACE-MOUNT CERAMIC MULTILAYER CAPACITORS General Purpose & High Capacitance Class 2, X7R

DATA SHEET SURFACE-MOUNT CERAMIC MULTILAYER CAPACITORS General purpose & High capacitance Class 2, X5R

DATA SHEET. SURFACE MOUNT MULTILAYER CERAMIC CAPACITORS General purpose & High capacitance Class 2, X5R. 4 V TO 50 V 100 pf to 100 µf

Multilayer SMD Ceramic Capacitors General Purpose Series

MULTILAYER CERAMIC CAPACITORS Safety Certified X2 Series 1808 to 2220 Sizes NP0 & X7R Dielectrics Halogen Free & RoHS Compliance

Applications: MCY 4C 3 B 103 K 500 C T. Two significant digits followed by no. of zeros. And R is in place of decimal point.

RS INDUSTRY LIMITED. RS Chip Single ESD Suppressor APPROVAL SHEET. Customer Information. Part No. : Model No. : COMPANY PURCHASE R&D

MULTILAYER CERAMIC CAPACITORS Microwave Series (RF) to 1111 Sizes (6.3V to 1500V) NP0 Dielectric Halogen Free & RoHS Compliance

DATA SHEET SURFACE MOUNT MULTILAYER CERAMIC CAPACITORS General purpose & High capacitance Class 2, X5R

W (mm) Parameter NPO Temperature Wave X7R Temperature Wave

MULTILAYER CERAMIC CAPACITORS High Q / Low ESR Series (HH) 0402, 0603 & 0805 Sizes NP0 Dielectric RoHS Compliance

S SERIES X1/Y2 SAFETY CAPACITOR SPEC

DATA SHEET SURFACE-MOUNT CERAMIC MULTILAYER CAPACITORS General purpose & High capacitance Class 2, Y5V

High Q / Low ESR Multilayer SMD Ceramic Capacitor 0402, 0603 & 0805 Sizes, NP0 Dielectric, (MCHH)Series

DATA SHEET SURFACE-MOUNT CERAMIC MULTILAYER CAPACITORS General purpose & High capacitance Class 2, Y5V

DATA SHEET SURFACE MOUNT MULTILAYER CERAMIC CAPACITORS General purpose & High capacitance Class 2, X5R

M SERIES ULTRA HIGH Q CAPACITOR SPEC

*Contents in this sheet are subject to change without prior notice.

RS INDUSTRY LIMITED. RS Chip Array ESD Suppressor APPROVAL SHEET. Customer Information. Part No. : Model No. : COMPANY PURCHASE R&D

DATA SHEET SURFACE-MOUNT CERAMIC MULTILAYER CAPACITORS General purpose Class 1, NP0

Safety Certificated Capacitors X2/Y3

DATA SHEET SURFACE-MOUNT CERAMIC MULTILAYER CAPACITORS C-Array: Class 2, X7R 16/25/50 V size 0612 (4 0603) Product Specification Jul 21, 2003 V.

DATA SHEET SURFACE-MOUNT CERAMIC MULTILAYER CAPACITORS General Purpose & High Capacitance Class 2, X7R

Microwave Multilayer SMD Ceramic Capacitor 0201 to 0805 Sizes (6.3V to 500V), NP0 Dielectric, (MCRF)Series

1.2 Scope: This specification is applied Noise Filter STC-D series supplied

SURFACE MOUNT MONOLITHIC CHIP CAPACITORS COG AND TEMPERATURE COMPENSATING TYPES GRM36/39/40/42-6/42-2/43-2/44-1 Series

CMS-XXXX. SUMMARY Types of Dielectric Material and Capacitor

MULTILAYER CERAMIC CAPACITORS Low Profile Series 0402 to 1210 Sizes X7R, X5R & Y5V Dielectrics Halogen Free & RoHS Compliance

EDCON-COMPONENTS DATA SHEET. MLCC Chip Capacitor Size 2225 Serie: I X7R= X7R Material 100= 10Volt 102= 1000pf. Material: Voltage: Range:

Multi Layer Ceramic Capacitor

Surface Mount Multilayer Chip Capacitors

CERAMIC CHIP CAPACITORS

MULTILAYER CERAMIC CAPACITORS

PMLCAP. Polymer Multi Layer Capacitor Specification Sheet RUBYCON CORPORATION PML DIVISION. PMLCAP ST series RPR Rubycon PART No. Drawing No.

CONTENT (MLCC) E STANDARD NUMBER... 3 STRUCTURE... 4 ORDERING CODE... 4 SUPER SMALL SIZE (EIA 01005)... 5

Surface Mount Multilayer Ceramic Chip Capacitors for Ultra Small Commodity Applications

Ceramic Chip Capacitors

CONTENT (MLCC) E STANDARD NUMBER... 3 STRUCTURE... 4 ORDERING CODE... 4 SUPER SMALL SIZE (EIA 01005)... 5 PACKAGE... 9 OTHERS...

CERAMIC CHIP CAPACITORS

0805 CG 102 J 500 N T

Surface Mount Multilayer Ceramic Chip Capacitors with Integrated Resistor for High Pulse Current Applications

Super High AUTO (SHA) Series

MULTILAYER CERAMIC CAPACITORS General Purpose Series (4V to 100V) 0201 to 1812 Sizes NP0, X7R, Y5V, X6S & X5R Dielectrics RoHS Compliance

Electronics Corp. Multi-Layer Ceramic Capacitor. Lead-free termination is in compliance with the requirement of green plan and ROHS.

Multi-layer ceramic chip capacitors

CONTENT (MLCC) E STANDARD NUMBER... 3 STRUCTURE... 4 ORDERING CODE... 4 GENERAL PURPOSE FOR SMARTPHONE... 5

: 120% Rated Voltage. Capacitance Unit : pf Ex.: 2R0:2.0pF 100: : : Tolerance

PAN OVERSEAS ELECTRONIC CO., LTD.

LKT. Low Voltage Multilayer Chip Ceramic Capacitor. Capacitance and Capacitance Tolerance

Surface Mount Multilayer Ceramic Chip Capacitors DSCC Qualified Type 05007

Multilayer Ceramic Capacitors

Surface Mount Multilayer Ceramic Capacitors for Pulse Current Applications

Applications. Capacitance Tolerance G = ±2% J = ±5%

MULTILAYER CHIP CERAMIC CAPACITOR

/ NTSSeries NTFSeries Temperature cycle : 1000 cycles

Multilayer Ceramic Capacitors X7R

High Voltage MLC Chips

Cal-Chip Electronics, Incorporated High Voltage Ceramic Chip Capacitors

Multilayer Chip Capacitors High Voltage

Surface Mount Multilayer Ceramic Chip Capacitors Prohibit Surface Arc-Over in High-Voltage Applications

MLCC APPLICATION GUIDE

GENERAL PURPOSE CAPACITORS

MLCC APPLICATION GUIDE

PRODUCT: MULTILAYER CERAMIC CAPACITOR

2011 New Products of MLCC

Multilayer Ceramic Capacitors Y5V

Surface Mount Multilayer Chip Capacitors

Surface Mount Multilayer Ceramic Chip Capacitor Solutions for High Voltage Applications

MULTI-LAYER HIGH-Q CAPACITORS

*Contents in this sheet are subject to change without prior notice.

Quick Product Information The Outlines and External Dimensions of Capacitors General Purpose Capacitors... 3

WW25R ±1%, ±5%, 2W Metal plate low ohm power chip resistors Size 2512 (6432)

WW25Q ±1%, ±5%, 1W Metal plate low ohm power chip resistors Size 2512 (6432)

Transcription:

HIGH VOLTAGE SERIES JARO high voltage series Multilayer Ceramic Capacitors are constructed by depositing alternative layers of ceramic dielectric materials and internal metallic electrodes, by using advanced ceramic manufacturing technology, and co-firing into an indestructible homogeneous body, then completed with application of metal end terminations which are fired on to assure that permanent connection of individual internal electrodes are in parallel. The terminations are nickel-plated and then solder plated to give the chip capacitors nickel-barrier terminations which have much better leaching resistance during soldering. Reliable performances are built-in through exact formulation of dielectric powders, preparation of conductive paste, advanced automatic manufacturing, and strict quality control to assure excellent control in dielectric thickness, electrode integrity, and electrode-to-termination continuity. JARO offers the high performance MLCC of high voltage. There are five standard sizes 0805, 1206, 1210, 1808, and 1812 and ranging from 100V to 2KV in COG and X7R characteristics. RECOMMENDED APPLICATIONS Modems LAN/WAN Interface Power Supplies Telecom Devices Industrial Controls MECHANICAL DATA Component outline: CAPACITOR DIMENSIONS Size 0805 1206 1210 1808 1812 (L) Length mm 2.00 ± 0.20 3.20 ± 0.20 3.20 ± 0.30 4.50 ± 0.30 4.50 ± 0.30 (in) (.080 ±.008) (.126 ±.008) (.126 ±.012) (.177 ±.012) (.177 ±.012) (W) Width mm 1.20 ± 0.20 1.60 ± 0.20 2.50 ± 0.30 2.00 ± 0.20 3.20 ± 0.30 (in) (.050 ±.008) (.063 ±.008) (.100 ±.012) (.080 ±.008) (.126 ±.012) (E) Termination mm 0.50 ± 0.20 0.50 ± 0.20 0.50 ± 0.20 0.64 ± 0.38 0.64 ± 0.38 (in) (.020 ±.008) (.020 ±.008) (.020 ±.008) (.025 ±.015) (.025 ±.015) Dimensions are in millimeters, dimensions in parenthesis are in inches. 561-241-6700 Phone 561-241-3328 Fax www.jarocomponents.com 75

CAPACITANCE RANGE: COG EIA COG Cap 250V 500V 1.0KV 1.5KV 2.0KV 3.0KV (pf) 0805 1206 1210 1812 1206 1210 1812 1206 1210 1808 1812 1206 1210 1808 1812 1206 1210 1808 1812 1206 1210 1808 1812 10 12 15 18 22 27 33 39 47 56 68 82 100 120 150 180 220 270 330 390 470 560 680 820 1000 1200 1500 1800 2200 2700 3300 3900 4700 5600 6800 8200 10000 Other capacitance values and voltages are available upon request. The thickness of chip capacitors might be changed due to the improvement of the production technology. 561-241-6700 Phone 561-241-3328 Fax www.jarocomponents.com 76

CAPACITANCE RANGE: X7R EIA X7R Cap 100V 250V 500V 1.0KV 2.0KV (pf) 0805 1206 1210 1812 0805 1206 1210 1812 1206 1210 1812 1206 1210 1808 1812 1206 1210 1808 1812 100 120 150 180 220 270 330 390 470 560 680 820 1000 1200 1500 1800 2200 2700 3300 3900 4700 5600 6800 8200 10000 12000 15000 18000 22000 27000 33000 39000 47000 56000 68000 82000 100000 120000 150000 180000 220000 Other capacitance values and voltages are available upon request. The thickness of chip capacitors might be changed due to the improvement of the production technology. 561-241-6700 Phone 561-241-3328 Fax www.jarocomponents.com 77

ELECTRICAL SPECIFICATIONS Dielectric Code EIA COG X7R IEC 1BCG 2R1 Temperature Characteristics *1 0±30ppm/ C, C>20PF C±15% maximum +120 0-40 ppm/ C, C 20PF over -55 C to +125 C Operating Temperature Range -55 C to +125 C -55 C to +125 C Measuring Conditions for *2 1 MHz, 1 Vrms, C 1000PF 1 KHz, 1 Vrms Capacitance and D.F. 1 KHz, 1 Vrms, C>1000PF Dissipation Factor (D.F.) 0.1% for C 30PF rated voltage and Tangent of Loss 100%/(400+20C) for C<30PF 2.5% 50V Angle (tan δ) 3.5% 25V 16V 5.0% 10V 6.3V Insulation Resistance (I.R.) after 100 Gohms or 100 Gohms or 60 secs. charging at rated 1,000 MΩ µf 1,000 MΩ µf voltage, 25 C, 55% RH max. whichever is less whichever is less Voltage Proof, 25, 1-5 secs. 2.5 x Rated Voltage 2.5 x Rated Voltage Capacitance Aging 0 1.5% per decade hour *1. Class I (COG) capacitors shall be conditioned for 96 ± 4hr by heating in a circulationg air oven at a temperature of 55 ± 2 C and a relative humidity not exceeding 20%. The capacitor shall then be allowed to cool in a desiccator using a suitable desiccant, such as activated alumina or sillica gel, and shall be kept therein from the time of removal from the oven to the beginning of the specified tests. Class II (X7R, Z5U, Y5V) capacitors shall be made a special pre-conditioning before a test or a sequence of tests under the following conditions: Exposure at 150 ± 10 C for 1 hr, followed by setting the capacitor at room temperature for 24 ± 1 hr. *2. Capacitance is within specified tolerance; measured 1000 hours after date of manufacture because of capacitance aging of class II capacitor. TYPICAL PERFORMANCE CURVES 561-241-6700 Phone 561-241-3328 Fax www.jarocomponents.com 78

ENVIRONMENTAL SPECIFICATIONS Test Test Conditions Post-Test Inspection Requirements Solderability IEC 384-10 4.11 /JIS C 5102 8.13 At least 75% of termination area should be well tinned. Solder 60 Sn/40 Pb, 235 ± 5 C No visible damage. Immersed for 5 secs. Resistance to *1 IEC 384-10 4.10 /JIS C 5102 8.14 At least 75% of termination should be covered by solder. Soldering Heat Immersed in solder bath at No visible damage. 260 ± 5 C for 10 ± 1 secs. COG (1BCG) X7R (2R1) Recovery: 6~24 hrs. (COG) C/C ± 0.5%, or ± 0.5pF +10% 24 ± 2 hrs. (X7R) whichever is greater -5% Rapid Change of No visible damage. Temperature *2 IEC 384-10 4.12 /JIS C 5102 9.3 COG (1BCG) X7R (2R1) -55C to +125 C, 5 cycles (COG, X7R) C/C ± 1%, or ± 1pF +10% Duration: 30 mins. whichever is greater Recovery: 6~24 hrs. (COG) D.F. 1.5 x initial requirement 24 ± 2 hrs. (X7R) I.R. 0.25 x initial requirement Endurance *3 IEC 384-10 4.15 No visible damage. (Life Test) 1000 hrs. at maximum temperature applied COG (1BCG) X7R (2R1) with 2.0 x U R ( 250V), 1.5 x U R ( 1KV), C/C ± 2%, or ± 1pF +20% 1.2 x U R ( 2KV) whichever is greater Recovery: 6~24 hrs. (COG) D.F. 2.0 x initial requirement 1.5 x initial requirement 24 ± 2 hrs. (X7R) I.R. 0.25 x initial requirement Humidity Test No visible damage. (Damp heat, *4 IEC 384-10 4.14 /JIS C 5102 9.5 COG (1BCG) X7R (2R1) steady state) 500 hrs. at 40 ± 2 C, 90-95% RH C/C ± 2%, or ± 1pF +10% Recovery: 6~24 hrs. (COG) whichever is greater 24 ± 2 hrs. (X7R) D.F. 2.0 x initial requirement 1.5 x initial requirement I.R. 0.25 x initial requirement Adhesion IEC 384-10 4.8 /JIS C 5102 8.11.2 No visible damage. Capacitors mounted on a substrate, a force of 5N applied perpendicular to the plane of substrate and parallel the line joining the centre of terminations for 10 ± 1 secs. *1~4: Class II (X7R, Z5U, Y5V) capacitors shall be made a special pre-conditioning before a test or a sequence of tests under the following conditions: Exposure at 150 ± 10 C for 1 hr, followed by setting the capacitor at room temperature for 24 ± 1 hr. 561-241-6700 Phone 561-241-3328 Fax www.jarocomponents.com 79

SERIES: CC PACKAGING BULK PACKAGE All JARO Multilayer Ceramic Chip Capacitors are available in sealed plastic bag. The number of chips per bag depends on size and thickness of chip capacitors. TAPE AND REEL PACKAGE Taping is in accordance with EIA RS-481 or IEC 286-3 REEL FOR TAPING Unit: mm Symbol A N C D B G T Dimension 178±2.0 50 min. 130±0.5 20 min. 2.0±0.5 10.0±1.5 14.9 max. 178±2.0 50 min. 130±0.5 20 min. 2.0±0.5 13.8±1.5 16.7 max. Unit: mm 561-241-6700 Phone 561-241-3328 Fax www.jarocomponents.com 80

SERIES: CC CARDBOARD TAPE DIMENSIONS EMBOSSED TAPE DIMENSIONS CARDBOARD TAPE Unit: mm Symbol A B W F E P1 P2 P0 ØD t1 Size Code 0402 0.65 1.15 8.0 3.5 2.0 ±0.3 ±0.06 ±0.05 0603 1.25 2.05 ±0.2 ±0.2 0805 1.65 2.4 8.0 3.5 1.75 4.0 2.0 4.0 1.5 1.1 ±0.2 ±0.2 ±0.2 ±0.05 ±0.1 ±0.1 ±0.05 ±0.1 +0.1 max. 0 1206 2.0 3.6 ±0.2 ±0.2 EMBOSSED TAPE Unit: mm Symbol A B W F E P1 P2 P0 ØD t1 K Size Code 0805 1.6 2.4 ±0.2 ±0.2 1206 1.95 3.6 8.0 3.5 1.75 4.0 2.0 4.0 1.5 0.3 2.0 ±0.2 ±0.2 ±0.2 ±0.05 ±0.1 ±0.1 ±0.05 ±0.1 +0.1 max. max. 0 1210 2.8 3.7 ±0.2 ±0.2 1808 2.4 4.9 1.2 5.5 1.75 8.0 2.0 8.0 1.5 0.3 2.5 ±0.2 ±0.2 ±0.2 ±0.05 ±0.1 ±0.1 ±0.1 ±0.1 +0.1-0 max. max. 1812 3.6 4.9 1.2 5.5 1.75 8.0 2.0 8.0 1.5 0.3 2.5 ±0.2 ±0.2 ±0.3 ±0.1 ±0.1 ±0.1 ±0.1 ±0.1 +0.1-0 max. max. STANDARD PACKING QUANTITY PER REEL Chip Size Chip Thickness, max. Cardboard Tape Embossed Tape 0402 0.55 mm 10,000 10,000 0603 0.95 mm 4,000 0805 0.95 mm 4,000 1.25 mm 2,000 1206 0.95 mm 4,000 4,000 1.25 mm 2,000 1210 1.30 mm 3,000 1808 1.30 mm 3,000 1.60 mm 2,000 1812 1.30 mm 1,500 1.60 mm 1,000 561-241-6700 Phone 561-241-3328 Fax www.jarocomponents.com 81

SERIES: CC APPLICATION NOTES STORAGE To prevent the damage of solderability of terminations, the following storage conditions are recommended: Ambient temperature less than 40 C. Relative humidity less than 70% RH. No harmful gases containing sulfur or chlorine. In the case of bulk packaging do not unpack the minimum package. In case of unpacking, seal again or store in a desiccator containing drying agent. HANDLING Chip Capacitors should be handled with care to avoid contaminatin or damage. The use of vacuum pick-up or plastic tweezers is recommended for manual placement. Tape and reeled packages are suitable for automatic pick and placement machine. PREHEAT In order to minimize the risk of thermal shock during soldering, a carefully controlled preheat is required. The rate of preheat should not exceed 4 C per second and the final preheat temperature should be within 100 C of the soldering temperature for small chips such as 0603, 0805 and 1206, within 50 C of the soldering temperature for bigger chips such as 1210 and 1812, etc. SOLDERING Use mildly activated rosin RA and RMA fluxes, do not use acivated flux. The amount of solder in each solder joint should be controlled to prevent the damage of chip capacitors caused by the stress between solder, chips, and substrate. Hand soldering with temperature-controlled iron not exceeding 30 watts and diameteter of tip less than 1.2 mm is recommended, tip of iron should not contact the ceramic body directly, and the temperature of iron should be set to not more than 260 C. For bigger chips such as 1210, 1808 and 1812, etc. wave soldering and hand soldering are not recommended. Recommended soldering profiles as following: Soldering Solder Temp. (T) Soldering Time (t) Reflow 220-240 C <15 sec. Wave 230-250 C <5 sec. Chip Size T 0402, 0603, 0805, 1206 100 C 1210, 1808, 1812 50 C 561-241-6700 Phone 561-241-3328 Fax www.jarocomponents.com 82

SERIES: CC COOLING After soldering, cool the chips and the substrate gradually to room temperature. Natural cooling in air is recommended to minimize stress in the solder joint. A cooling rate not exceeding 4 C per second should be used when forced cooling is necessary. CLEANING All flux residue must be removed by using suitable electronic-grade vapor-cleaning solvents to eliminate contaminations that could cause electrolytic surface corrosion. Good results can be obtained by using ultrasonic cleaning of the solvent. The choice of the proper system is dependent upon many factors such as component mix, flux, solder paste and assembly method. The ability of the cleaning system to remove flux residues and contamination from under the chips is very important. RECOMMENDED PAD DIMENSIONS Unit: mm (inches) Chip Size L W a b c d 0402 1.0 0.5 0.6 0.6 1.7 0.35 (.039) (.02) (.023) (.023) (.067) (.014) 0603 1.6 0.8 0.7 0.7 2.1 0.7 (.063) (.032) (.028) (.028) (.083) (.028) 0805 2.0 1.2 1.0 1.0 2.6 0.8 (.080) (.050) (.040) (.040) (.102) (.032) 1206 3.2 1.6 2.2 1.4 4.4 1.1 (.126) (.063) (.087) (.055) (.173) (.043) 1210 3.2 2.5 2.2 2.2 4.4 1.1 (.126) (.100) (.087) (.087) (.173) (.043) 1808 4.5 2.0 3.5 2.8 6.7 1.1 (.177) (.080) (.137) (.110) (.264) (.043) 1812 4.5 3.2 3.5 2.8 6.7 1.1 (.177) (.126) (.137) (.110) (.264) (.043) 561-241-6700 Phone 561-241-3328 Fax www.jarocomponents.com 83