IS61NLP102436A/IS61NVP102436A IS61NLP204818A/IS61NVP204818A

Similar documents
ISSI IS61SP K x 64 SYNCHRONOUS PIPELINE STATIC RAM JANUARY 2004

Document Title 128K X 32 Bit Synchronous High Speed SRAM with Burst Counter and Pipelined Data Output. Rev. No. History Issue Date Remark

DESCRIPTION DECODER I/O DATA CIRCUIT CONTROL CIRCUIT

DECODER I/O DATA CIRCUIT CONTROL CIRCUIT

IS61LV K x 16 LOW VOLTAGE CMOS STATIC RAM

IS61C K x 16 HIGH-SPEED CMOS STATIC RAM

3.3V VDD, 3.3V or 2.5V I/O, Pipelined, Single-Cycle Deselect

Revision No History Draft Date Remark. 00 Initial Draft Dec Preliminary. 01 Package Height Changed 1.0mm -> 0.9mm Mar.05.


April 2004 AS7C3256A

Revision No History Draft Date Remark

3.3 V 256 K 16 CMOS SRAM

SRAM with ZBT Feature, Burst Counter and Pipelined Outputs

64K x 18 Synchronous Burst RAM Pipelined Output

5.0 V 256 K 16 CMOS SRAM

5 V 64K X 16 CMOS SRAM

SRAM with ZBT Feature Burst Counter and Pipelined Outputs

256K x 36, 512K x V Synchronous ZBT SRAMs ZBT Feature 3.3V I/O, Burst Counter Pipelined Outputs

HN58C256 Series word 8-bit Electrically Erasable and Programmable CMOS ROM

256K x 36, 512K x V Synchronous ZBT SRAMs 2.5V I/O, Burst Counter Pipelined Outputs

HN58C65 Series word 8-bit Electrically Erasable and Programmable CMOS ROM

7C33128PFS32A 7C33128PFS36A. January 2001 Preliminary Information. 3.3V 128K X 32/36 pipeline burst synchronous SRAM

HN58C66 Series word 8-bit CMOS Electrically Erasable and Programmable CMOS ROM. ADE F (Z) Rev. 6.0 Apr. 12, Description.

3.3 V 64K X 16 CMOS SRAM

SRM2264L10/12 CMOS 64K-BIT STATIC RAM. Low Supply Current Access Time 100ns/120ns 8,192 Words 8 Bits, Asynchronous DESCRIPTION

HM6264A Series. Features. Ordering Information word 8-bit High Speed CMOS Static RAM

DS1225Y. 64K Nonvolatile SRAM FEATURES PIN ASSIGNMENT

SN54HC153, SN74HC153 DUAL 4-LINE TO 1-LINE DATA SELECTORS/MULTIPLEXERS

SN54F109, SN74F109 DUAL J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET

DATA SHEET 1M-BIT CMOS STATIC RAM 128K-WORD BY 8-BIT. µpd431000a-l 70, to to

SN54HC682, SN74HC682 8-BIT MAGNITUDE COMPARATORS

512K x 32 Static RAM CY7C1062AV33. Features. Functional Description. Logic Block Diagram. Selection Guide

NOTE: The Flatpak version has the same pinouts (Connection Diagram) as the Dual In-Line Package. *MR for LS160A and LS161A *SR for LS162A and LS163A

High Speed Super Low Power SRAM

SN54F175, SN74F175 QUADRUPLE D-TYPE FLIP-FLOPS WITH CLEAR

NTE74HC299 Integrated Circuit TTL High Speed CMOS, 8 Bit Universal Shift Register with 3 State Output

256K X 16 BIT LOW POWER CMOS SRAM

5V 1M 16 CMOS DRAM (fast-page mode) DQ16 DQ15 DQ14 DQ13 RAS DQ12 DQ11 DQ10 DQ9 OE WE UCAS LCAS LCAS UCAS OE A9 A8 A7 A6 A5 A4

SGM7SZ32 Small Logic Two-Input OR Gate

HN27C4096G/CC Series. Ordering Information. Features word 16-bit CMOS UV Erasable and Programmable ROM

SN54HC259, SN74HC259 8-BIT ADDRESSABLE LATCHES

LH5P832. CMOS 256K (32K 8) Pseudo-Static RAM

White Electronic Designs

NTE74HC173 Integrated Circuit TTL High Speed CMOS, 4 Bit D Type Flip Flop with 3 State Outputs

INTEGRATED CIRCUITS. 74LVC138A 3-to-8 line decoder/demultiplexer; inverting. Product specification 1998 Apr 28

I/O 8 I/O 15 A13 A 14 BHE WE CE OE BLE

SN54HC20, SN74HC20 DUAL 4-INPUT POSITIVE-NAND GATES

SRAM AS5LC512K8. 512K x 8 SRAM 3.3 VOLT HIGH SPEED SRAM with CENTER POWER PINOUT. PIN ASSIGNMENT (Top View)

MM74HCT373 MM74HCT374 3-STATE Octal D-Type Latch 3-STATE Octal D-Type Flip-Flop

HN27C1024HG/HCC Series

MM74HC574 3-STATE Octal D-Type Edge-Triggered Flip-Flop

SGM7SZ08 Small Logic Two-Input AND Gate

TC74LCX244F,TC74LCX244FW,TC74LCX244FT,TC74LCX244FK

256M (16Mx16bit) Hynix SDRAM Memory

CD74HC165, CD74HCT165

256K x 16 Static RAM CY7C1041BN. Features. Functional Description

SN54HC138, SN74HC138 3-LINE TO 8-LINE DECODERS/DEMULTIPLEXERS

74ACT825 8-Bit D-Type Flip-Flop

64K x V Synchronous SRAM Pipelined Outputs Burst Counter, Single Cycle Deselect IDT71V632. Features. Description. Pin Description Summary

MM74HC374 3-STATE Octal D-Type Flip-Flop

SN54HC273, SN74HC273 OCTAL D-TYPE FLIP-FLOPS WITH CLEAR SCLS136B DECEMBER 1982 REVISED MAY 1997

SN54HC42, SN74HC42 4-LINE TO 10-LINE DECODERS (1 of 10)

CD4027BC Dual J-K Master/Slave Flip-Flop with Set and Reset

74ACT Bit D-Type Flip-Flop with 3-STATE Outputs

256M (16Mx16bit) Hynix SDRAM Memory

LH5P8128. CMOS 1M (128K 8) Pseudo-Static RAM PIN CONNECTIONS

Dual D Flip-Flop with Set and Reset High-Speed Silicon-Gate CMOS

ADVANCED. 16M (2-Bank x 524,288-Word x 16-Bit) Synchronous DRAM FEATURES OPTIONS GENERAL DESCRIPTION. APR (Rev.2.9)

MM74HCT573 MM74HCT574 Octal D-Type Latch 3-STATE Octal D-Type Flip-Flop

DM74S373 DM74S374 3-STATE Octal D-Type Transparent Latches and Edge-Triggered Flip-Flops

MM74HCT573 MM74HCT574 Octal D-Type Latch 3-STATE Octal D-Type Flip-Flop

IDT71V3556S/XS IDT71V3558S/XS IDT71V3556SA/XSA IDT71V3558SA/XSA

SN54HC164, SN74HC164 8-BIT PARALLEL-OUT SERIAL SHIFT REGISTERS

DS K x 8 Static RAM FEATURES PIN ASSIGNMENT PIN DESCRIPTION

IN74HC05A Hex Inverter with Open-Drain Outputs

74LCX16374 Low Voltage 16-Bit D-Type Flip-Flop with 5V Tolerant Inputs and Outputs

74LVC574A Octal D-type flip-flop with 5-volt tolerant inputs/outputs; positive edge-trigger (3-State)

onlinecomponents.com

INTEGRATED CIRCUITS DATA SHEET. 74HC04; 74HCT04 Hex inverter. Product specification Supersedes data of 1993 Sep Jul 23

CD4021BC 8-Stage Static Shift Register

MM74HC573 3-STATE Octal D-Type Latch

4-Mbit (256K x 16) Static RAM

TC74LCX08F,TC74LCX08FN,TC74LCX08FT,TC74LCX08FK

CD74HC195. High Speed CMOS Logic 4-Bit Parallel Access Register. Features. Description. Ordering Information. PInout. [ /Title (CD74 HC195 ) /Subject

MM74C90 MM74C93 4-Bit Decade Counter 4-Bit Binary Counter

AVAILABLE OPTIONS PACKAGED DEVICES CHIP CARRIER (FK) CERAMIC DIP (JG) TL7702ACD TL7715ACD TL7702ACP TL7715ACP TL7702ACY TL7715ACY

SN54HC151, SN74HC151 8-LINE TO 1-LINE DATA SELECTORS/MULTIPLEXERS

74LCX16374 Low Voltage 16-Bit D-Type Flip-Flop with 5V Tolerant Inputs and Outputs

2M x 32 Bit 5V FPM SIMM. Fast Page Mode (FPM) DRAM SIMM S51T04JD Pin 2Mx32 FPM SIMM Unbuffered, 1k Refresh, 5V. General Description.

74LVC374 Octal D-type flip-flop; positive edge-trigger (3-State) INTEGRATED CIRCUITS

Temperature range Name Description Version XC7SET32GW 40 C to +125 C TSSOP5 plastic thin shrink small outline package; 5 leads; body width 1.

16-Mbit (1M x 16) Static RAM

CD4514BC CD4515BC 4-Bit Latched/4-to-16 Line Decoders

74LVC823A 9-bit D-type flip-flop with 5-volt tolerant inputs/outputs; positive-edge trigger (3-State)

2-input EXCLUSIVE-OR gate

74LCXH Low Voltage 16-Bit D-Type Flip-Flop with Bushold and 26Ω Series Resistors in Outputs

P4C164 ULTRA HIGH SPEED 8K X 8 STATIC CMOS RAMS FEATURES DESCRIPTION. Full CMOS, 6T Cell. Common Data I/O

8-bit binary counter with output register; 3-state

74HC2G34; 74HCT2G34. The 74HC2G34; 74HCT2G34 is a high-speed Si-gate CMOS device. The 74HC2G34; 74HCT2G34 provides two buffers.

UNISONIC TECHNOLOGIES CO., LTD U74HC164

Transcription:

IS61NLP102436/IS61NVP102436 IS61NLP204818/IS61NVP204818 1Mb x 36 and 2Mb x 18 36Mb, PIPELINE 'NO WIT' STTE BUS SRM FEBRURY 2012 FETURES 100 percent bus utilization No wait cycles between Read and Write Internal self-timed write cycle Individual Byte Write Control Single R/W (Read/Write) control pin Clock controlled, registered address, data and control Interleaved or linear burst sequence control using MODE input Three chip enables for simple depth expansion and address pipelining Power Down mode Common data inputs and data outputs pin to enable clock and suspend operation JEDEC 100-pin TQFP package Power supply: NVP: 2.5V (± 5%), 2.5V (± 5%) NLP: 3.3V (± 5%), 3.3V/2.5V (± 5%) Industrial temperature available Lead-free available DESCRIPTION The 36 Meg 'NLP/NVP' product family feature high-speed, low-power synchronous static RMs designed to provide a burstable, high-performance, 'no wait' state, device for networking and communications applications. They are organized as 1M words by 36 bits and 2M words by 18 bits, fabricated with ISSI's advanced CMOS technology. Incorporating a 'no wait' state feature, wait cycles are eliminated when the bus switches from read to write, or write to read. This device integrates a 2-bit burst counter, high-speed SRM core, and high-drive capability outputs into a single monolithic circuit. ll synchronous inputs pass through registers are controlled by a positive-edge-triggered single clock input. Operations may be suspended and all synchronous inputs ignored when Clock Enable, is HIGH. In this state the internal device will hold their previous values. ll Read, Write and Deselect cycles are initiated by the DV input. When the DV is HIGH the internal burst counter is incremented. New external addresses can be loaded when DV is LOW. Write cycles are internally self-timed and are initiated by the rising edge of the clock inputs and when WE is LOW. Separate byte enables allow individual bytes to be written. burst mode pin (MODE) defines the order of the burst sequence. When tied HIGH, the interleaved burst sequence is selected. When tied LOW, the linear burst sequence is selected. FST CCESS TIME Symbol Parameter -200-166 Units tkq Clock ccess Time 3.1 3.5 ns tkc Cycle Time 5 6 ns Frequency 200 166 MHz Copyright 2012 Integrated Silicon Solution, Inc. ll rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on any published information and before placing orders for products. Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that: a.) the risk of injury or damage has been minimized; b.) the user assume all such risks; and c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances Integrated Silicon Solution, Inc. 1

IS61NLP102436/IS61NVP102436 IS61NLP204818/IS61NVP204818 BLOCK DIGRM x 36: [0:19] or x 18: [0:20] DDRESS REGISTER 2-19 or 2-20 1Mx36; 2Mx18 MEMORY RRY MODE 0-1 BURST DDRESS COUNTER '0-'1 K DT-IN REGISTER CONTROL LOGIC K DDRESS REGISTER DDRESS REGISTER K DT-IN REGISTER CE CE2 CE2 DV } WE BWŸX (X=a,b,c,d or a,b) ZZ CONTROL REGISTER DQx/DQPx CONTROL LOGIC 36 or 18 K OUTPUT REGISTER BUFFER 2 Integrated Silicon Solution, Inc. www.issi.com

IS61NLP102436/IS61NVP102436 IS61NLP204818/IS61NVP204818 PIN CONFIGURTION 100-Pin TQFP CE CE2 BWb BWa CE2 WE DV DQPc DQc DQc DQc DQc DQc DQc DQc DQc DQd DQd DQd DQd DQd DQd DQd DQd DQPd 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 100 99 98 97 96 95 94 93 92 91 90 89 88 87 86 85 84 83 82 81 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 80 79 78 77 76 75 74 73 72 71 70 69 68 67 66 65 64 63 62 61 60 59 58 57 56 55 54 53 52 51 DQPb ZZ DQPa DQPb 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 100 99 98 97 96 95 94 93 92 91 90 89 88 87 86 85 84 83 82 81 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 80 79 78 77 76 75 74 73 72 71 70 69 68 67 66 65 64 63 62 61 60 59 58 57 56 55 54 53 52 51 DQPa ZZ MODE 1 0 MODE 1 0 CE CE2 BWd BWc BWb BWa CE2 WE DV 1M x 36 2M x 18 PIN DESCRIPTIONS 0, 1 Synchronous ddress Inputs. These pins must tied to the two LSBs of the address bus. DV BWa-BWd WE Synchronous ddress Inputs Synchronous Clock Synchronous Burst ddress dvance Synchronous Byte Write Enable Write Enable Clock Enable Ground for Core Not Connected CE, CE2, CE2 -DQd DQPa-DQPd MODE VSS ZZ Synchronous Chip Enable Output Enable Synchronous Data Input/Output Parity Data I/O Burst Sequence Selection +3.3V/2.5V Power Supply Ground for output Buffer Isolated Output Buffer Supply: +3.3V/2.5V Snooze Enable Integrated Silicon Solution, Inc. www.issi.com 3

IS61NLP102436/IS61NVP102436 IS61NLP204818/IS61NVP204818 STTE DIGRM RED RED BEGIN RED DS DS BEGIN RED RED BURST DESELECT BURST DS BURST DS DS BURST BURST RED RED BURST BURST SYHRONOUS TRUTH TBLE (1) ddress Operation Used CE CE2 CE2 DV WE 4 Integrated Silicon Solution, Inc. www.issi.com BWx Not Selected N/ H X X L X X X L Not Selected N/ X L X L X X X L Not Selected N/ X X H L X X X L Not Selected Continue N/ X X X H X X X L Begin Burst Read External ddress L H L L H X L L Continue Burst Read Next ddress X X X H X X L L NOP/Dummy Read External ddress L H L L H X H L Dummy Read Next ddress X X X H X X H L Begin Burst Write External ddress L H L L L L X L Continue Burst Write Next ddress X X X H X L X L NOP/Write bort N/ L H L L L H X L Write bort Next ddress X X X H X H X L Ignore Clock Current ddress X X X X X X X H Notes: 1. "X" means don't care. 2. The rising edge of clock is symbolized by 3. continue deselect cycle can only be entered if a deselect cycle is executed first. 4. WE = L means Write operation in Write Truth Table. WE = H means Read operation in Write Truth Table. 5. Operation finally depends on status of asynchronous pins (ZZ and ).

IS61NLP102436/IS61NVP102436 IS61NLP204818/IS61NVP204818 SYHRONOUS TRUTH TBLE (1) Operation ZZ I/O STTUS Sleep Mode H X High-Z Read L L DQ L H High-Z Write L X Din, High-Z Deselected L X High-Z Notes: 1. X means "Don't Care". 2. For write cycles following read cycles, the output buffers must be disabled with, otherwise data bus contention will occur. 3. Sleep Mode means power Sleep Mode where stand-by current does not depend on cycle time. 4. Deselected means power Sleep Mode where stand-by current depends on cycle time. TRUTH TBLE (x18) Operation WE BWa BWb RED H X X BYTE a L L H BYTE b L H L LL BYTEs L L L BORT/NOP L H H Notes: 1. X means "Don't Care". 2. ll inputs in this table must beet setup and hold time around the rising edge of. TRUTH TBLE (x36) Operation WE BWa BWb BWc BWd RED H X X X X BYTE a L L H H H BYTE b L H L H H BYTE c L H H L H BYTE d L H H H L LL BYTEs L L L L L BORT/NOP L H H H H Notes: 1. X means "Don't Care". 2. ll inputs in this table must beet setup and hold time around the rising edge of. INTERLEVED BURST DDRESS TBLE (MODE = or ) External ddress 1st Burst ddress 2nd Burst ddress 3rd Burst ddress 1 0 1 0 1 0 1 0 00 01 10 11 01 00 11 10 10 11 00 01 11 10 01 00 Integrated Silicon Solution, Inc. www.issi.com 5

IS61NLP102436/IS61NVP102436 IS61NLP204818/IS61NVP204818 LINER BURST DDRESS TBLE (MODE = VSS) 0,0 1', 0' = 1,1 0,1 1,0 BSOLUTE MXIMUM RTINGS (1) Symbol Parameter Value Unit TSTG Storage Temperature 65 to +150 C PD Power Dissipation 1.6 W IOUT Output Current (per I/O) 100 m VIN, VOUT Voltage Relative to VSS for I/O Pins 0.5 to + 0.3 V VIN Voltage Relative to VSS for 0.3 to 4.6 V for ddress and Control Inputs Notes: 1. Stress greater than those listed under BSOLUTE MXIMUM RTINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. 2. This device contains circuity to protect the inputs against damage due to high static voltages or electric fields; however, precautions may be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit. 3. This device contains circuitry that will ensure the output devices are in High-Z at power up. OPERTING RNGE (IS61NLPx) Range mbient Temperature Commercial 0 C to +70 C 3.3V ± 5% 3.3V / 2.5V ± 5% Industrial -40 C to +85 C 3.3V ± 5% 3.3V / 2.5V ± 5% OPERTING RNGE (IS61NVPx) Range mbient Temperature Commercial 0 C to +70 C 2.5V ± 5% 2.5V ± 5% Industrial -40 C to +85 C 2.5V ± 5% 2.5V ± 5% 6 Integrated Silicon Solution, Inc. www.issi.com

IS61NLP102436/IS61NVP102436 IS61NLP204818/IS61NVP204818 DC ELECTRICL CHRCTERISTICS (Over Operating Range) 3.3V 2.5V Symbol Parameter Test Conditions Min. Max. Min. Max. Unit VOH Output HIGH Voltage IOH = 4.0 m (3.3V) 2.4 2.0 V IOH = 1.0 m (2.5V) VOL Output LOW Voltage IOL = 8.0 m (3.3V) 0.4 0.4 V IOL = 1.0 m (2.5V) VIH Input HIGH Voltage 2.0 + 0.3 1.7 + 0.3 V VIL Input LOW Voltage 0.3 0.8 0.3 0.7 V ILI Input Leakage Current VSS VIN (1) 5 5 5 5 µ ILO Output Leakage Current VSS VOUT, = VIH 5 5 5 5 µ POWER SUPPLY CHRCTERISTICS (1) (Over Operating Range) -200-166 MX MX Symbol Parameter Test Conditions Temp. range x18 x36 x18 x36 Unit ICC C Operating Device Selected, Com. 450 450 400 400 m Supply Current = VIH, ZZ VIL, Ind. 475 475 450 450 ll Inputs 0.2V or 0.2V, typ. (2) 390 340 Cycle Time tkc min. ISB Standby Current Device Deselected, Com. 260 260 250 250 m TTL Input = Max., Ind. 270 270 260 260 ll Inputs VIL or VIH, ZZ VIL, f = Max. ISBI Standby Current Device Deselected, Com. 105 105 105 105 m CMOS Input = Max., Ind. 110 110 110 110 VIN VSS + 0.2V or 0.2V typ. (2) 30 30 f = 0 Note: 1. MODE pin has an internal pullup and should be tied to or VSS. It exhibits ±100µ maximum leakage current when tied to VSS + 0.2V or 0.2V. 2. Typical values are measured at Vcc = 3.3V, T = 25 o C and not 100% tested. Integrated Silicon Solution, Inc. www.issi.com 7

IS61NLP102436/IS61NVP102436 IS61NLP204818/IS61NVP204818 CPCITE (1,2) Symbol Parameter Conditions Max. Unit CIN Input Capacitance VIN = 0V 6 pf COUT Input/Output Capacitance VOUT = 0V 8 pf Notes: 1. Tested initially and after any design or process changes that may affect these parameters. 2. Test conditions: T = 25 C, f = 1 MHz, = 3.3V. 3.3V I/O C TEST CONDITIONS Parameter Unit Input Pulse Level 0V to 3.0V Input Rise and Fall Times 1.5 ns Input and Output Timing 1.5V and Reference Level Output Load See Figures 1 and 2 3.3V I/O OUTPUT LOD EQUIVLENT OUTPUT Zo= 50Ω 1.5V 50Ω +3.3V OUTPUT 351 Ω 317 Ω 5 pf Including jig and scope Figure 1 Figure 2 8 Integrated Silicon Solution, Inc. www.issi.com

IS61NLP102436/IS61NVP102436 IS61NLP204818/IS61NVP204818 2.5V I/O C TEST CONDITIONS Parameter Unit Input Pulse Level 0V to 2.5V Input Rise and Fall Times 1.5 ns Input and Output Timing 1.25V and Reference Level Output Load See Figures 3 and 4 2.5V I/O OUTPUT LOD EQUIVLENT OUTPUT ZO = 50Ω +2.5V 1,667 Ω 1.25V 50Ω OUTPUT 1,538 Ω 5 pf Including jig and scope Figure 3 Figure 4 Integrated Silicon Solution, Inc. www.issi.com 9

IS61NLP102436/IS61NVP102436 IS61NLP204818/IS61NVP204818 RED/ CYCLE SWITCHING CHRCTERISTICS (1) (Over Operating Range) -200-166 Symbol Parameter Min. Max. Min. Max. Unit fmax Clock Frequency 200 166 MHz tkc Cycle Time 5 6 ns tkh Clock High Time 2 2.5 ns tkl Clock Low Time 2 2.5 ns tkq Clock ccess Time 3.1 3.5 ns tkqx (2) Clock High to Output Invalid 1.5 1.5 ns tkqlz (2,3) Clock High to Output Low-Z 1 1 ns tkqhz (2,3) Clock High to Output High-Z 3.0 3.4 ns tq Output Enable to Output Valid 3.1 3.5 ns tlz (2,3) Output Enable to Output Low-Z 0 0 ns thz (2,3) Output Disable to Output High-Z 3.0 3.4 ns ts ddress Setup Time 1.4 1.5 ns tws Read/Write Setup Time 1.4 1.5 ns tces Chip Enable Setup Time 1.4 1.5 ns tse Clock Enable Setup Time 1.4 1.5 ns tdvs ddress dvance Setup Time 1.4 1.5 ns tds Data Setup Time 1.4 1.5 ns th ddress Hold Time 0.4 0.5 ns the Clock Enable Hold Time 0.4 0.5 ns twh Write Hold Time 0.4 0.5 ns tceh Chip Enable Hold Time 0.4 0.5 ns tdvh ddress dvance Hold Time 0.4 0.5 ns tdh Data Hold Time 0.4 0.5 ns tpds ZZ High to Power Down 2 2 cyc tpus ZZ Low to Power Down 2 2 cyc Notes: 1. Configuration signal MODE is static and must not change during normal operation. 2. Guaranteed but not 100% tested. This parameter is periodically sampled. 3. Tested with load in Figure 2. 10 Integrated Silicon Solution, Inc. www.issi.com

IS61NLP102436/IS61NVP102436 IS61NLP204818/IS61NVP204818 SLEEP MODE ELECTRICL CHRCTERISTICS Symbol Parameter Conditions Min. Max. Unit ISB2 Current during SLEEP MODE ZZ VIH 75 m tpds ZZ active to input ignored 2 cycle tpus ZZ inactive to input sampled 2 cycle tzzi ZZ active to SLEEP current 2 cycle trzzi ZZ inactive to exit SLEEP current 0 ns SLEEP MODE TIMING ZZ ZZ setup cycle tzzi tpds tpus ZZ recovery cycle Isupply ll Inputs (except ZZ) ISB2 Deselect or Read Only trzzi Deselect or Read Only Outputs (Q) High-Z Normal operation cycle Don't Care Integrated Silicon Solution, Inc. www.issi.com 11

IS61NLP102436/IS61NVP102436 IS61NLP204818/IS61NVP204818 RED CYCLE TIMING tkh tkl tdvs tdvh tkc DV ts th ddress 1 2 3 tws twh tse the tces tceh CE Data Out thz tq Q1-1 thz tkq tkqx Q2-1 Q2-2 Q2-3 Q2-4 Q3-1 Q3-2 tkqhz Q3-3 Q3-4 NOTES: = L means WE = L and BWx = L WE = L and BWX = L CE = L means CE1 = L, CE2 = H and CE2 = L CE = H means CE1 = H, or CE1 = L and CE2 = H, or CE1 = L and CE2 = L Don't Care Undefined 12 Integrated Silicon Solution, Inc. www.issi.com

IS61NLP102436/IS61NVP102436 IS61NLP204818/IS61NVP204818 CYCLE TIMING tkh tkl tkc DV ddress 1 2 3 tse the CE tds tdh Data In D1-1 D2-1 D2-2 D2-3 D2-4 D3-1 D3-2 D3-3 D3-4 thz Data Out Q0-3 Q0-4 NOTES: = L means WE = L and BWx = L WE = L and BWX = L CE = L means CE1 = L, CE2 = H and CE2 = L CE = H means CE1 = H, or CE1 = L and CE2 = H, or CE1 = L and CE2 = L Don't Care Undefined Integrated Silicon Solution, Inc. www.issi.com 13

IS61NLP102436/IS61NVP102436 IS61NLP204818/IS61NVP204818 SINGLE RED/ CYCLE TIMING tkh tkl tse the tkc ddress 1 2 3 4 5 6 7 8 9 CE DV tq Data Out tlz Q1 Q3 Q4 Q6 Q7 tds tdh Data In D2 D5 NOTES: = L means WE = L and BWx = L CE = L means CE1 = L, CE2 = H and CE2 = L CE = H means CE1 = H, or CE1 = L and CE2 = H, or CE1 = L and CE2 = L Don't Care Undefined 14 Integrated Silicon Solution, Inc. www.issi.com

IS61NLP102436/IS61NVP102436 IS61NLP204818/IS61NVP204818 OPERTION TIMING tkh tkl tse the tkc ddress 1 2 3 4 5 6 CE DV Data Out tkq tkqlz tkqhz Q1 Q3 Q4 tds tdh Data In D2 NOTES: = L means WE = L and BWx = L CE = L means CE1 = L, CE2 = H and CE2 = L CE = H means CE1 = H, or CE1 = L and CE2 = H, or CE1 = L and CE2 = L Don't Care Undefined Integrated Silicon Solution, Inc. www.issi.com 15

IS61NLP102436/IS61NVP102436 IS61NLP204818/IS61NVP204818 CE OPERTION TIMING tkh tkl tse the tkc ddress 1 2 3 4 5 CE DV tq tkqhz tkq Data Out tlz tkqlz Q1 Q2 Q4 tds tdh Data In D3 D5 NOTES: = L means WE = L and BWx = L CE = L means CE1 = L, CE2 = H and CE2 = L CE = H means CE1 = H, or CE1 = L and CE2 = H, or CE1 = L and CE2 = L Don't Care Undefined 16 Integrated Silicon Solution, Inc. www.issi.com

IS61NLP102436/IS61NVP102436 IS61NLP204818/IS61NVP204818 ORDERING INFORMTION (3.3V core/2.5v- 3.3V I/O) Commercial Range: 0 C to +70 C Configuration ccess Time Order Part Number Package 1Mx36 166 IS61NLP102436-166TQ 100 TQFP IS61NLP102436-166TQL 100 TQFP, Lead-free 2Mx18 166 IS61NLP204818-166TQ 100 TQFP IS61NLP204818-166TQL 100 TQFP, Lead-free Industrial Range: -40 C to +85 C Configuration ccess Time Order Part Number Package 1Mx36 166 IS61NLP102436-166TQI 100 TQFP IS61NLP102436-166TQLI 100 TQFP, Lead-free 2Mx18 166 IS61NLP204818-166TQI 100 TQFP IS61NLP204818-166TQLI 100 TQFP, Lead-free ORDERING INFORMTION (2.5V core/2.5v I/O) Commercial Range: 0 C to +70 C Configuration ccess Time Order Part Number Package 1Mx36 166 IS61NVP102436-166TQ 100 TQFP IS61NVP102436-166TQL 100 TQFP, Lead-free 2Mx18 166 IS61NVP204818-166TQ 100 TQFP IS61NVP204818-166TQL 100 TQFP, Lead-free Industrial Range: -40 C to +85 C Configuration ccess Time Order Part Number Package 1Mx36 166 IS61NVP102436-166TQI 100 TQFP IS61NVP102436-166TQLI 100 TQFP, Lead-free 2Mx18 166 IS61NVP204818-166TQI 100 TQFP IS61NVP204818-166TQLI 100 TQFP, Lead-free Integrated Silicon Solution, Inc. www.issi.com 17

IS61NLP102436/IS61NVP102436 IS61NLP204818/IS61NVP204818 18 Integrated Silicon Solution, Inc. www.issi.com