DS K x 8 Static RAM FEATURES PIN ASSIGNMENT PIN DESCRIPTION

Similar documents
DS1225Y. 64K Nonvolatile SRAM FEATURES PIN ASSIGNMENT

HM6264A Series. Features. Ordering Information word 8-bit High Speed CMOS Static RAM

P4C164 ULTRA HIGH SPEED 8K X 8 STATIC CMOS RAMS FEATURES DESCRIPTION. Full CMOS, 6T Cell. Common Data I/O

High Speed Super Low Power SRAM

256K X 16 BIT LOW POWER CMOS SRAM

HN58C256 Series word 8-bit Electrically Erasable and Programmable CMOS ROM


3.3 V 64K X 16 CMOS SRAM

HN58C65 Series word 8-bit Electrically Erasable and Programmable CMOS ROM

HN27C4096G/CC Series. Ordering Information. Features word 16-bit CMOS UV Erasable and Programmable ROM

HN58C66 Series word 8-bit CMOS Electrically Erasable and Programmable CMOS ROM. ADE F (Z) Rev. 6.0 Apr. 12, Description.

LH5P8128. CMOS 1M (128K 8) Pseudo-Static RAM PIN CONNECTIONS

SRM2264L10/12 CMOS 64K-BIT STATIC RAM. Low Supply Current Access Time 100ns/120ns 8,192 Words 8 Bits, Asynchronous DESCRIPTION

5 V 64K X 16 CMOS SRAM

1-Mbit (128K x 8) Static RAM

SRAM AS5LC512K8. 512K x 8 SRAM 3.3 VOLT HIGH SPEED SRAM with CENTER POWER PINOUT. PIN ASSIGNMENT (Top View)

HN27C1024HG/HCC Series

3.3 V 256 K 16 CMOS SRAM

LH5P832. CMOS 256K (32K 8) Pseudo-Static RAM

5.0 V 256 K 16 CMOS SRAM

NTE74HC299 Integrated Circuit TTL High Speed CMOS, 8 Bit Universal Shift Register with 3 State Output

256K x 16 Static RAM CY7C1041BN. Features. Functional Description

32K x 8 EEPROM - 5 Volt, Byte Alterable

NTE74HC173 Integrated Circuit TTL High Speed CMOS, 4 Bit D Type Flip Flop with 3 State Outputs

512K x 32 Static RAM CY7C1062AV33. Features. Functional Description. Logic Block Diagram. Selection Guide

PYA28C16 2K X 8 EEPROM FEATURES PIN CONFIGURATIONS DESCRIPTION FUNCTIONAL BLOCK DIAGRAM. Access Times of 150, 200, 250 and 350ns

I/O 8 I/O 15 A13 A 14 BHE WE CE OE BLE

2-Mbit (128K x 16)Static RAM

SRAM AS5C512K8. 512K x 8 SRAM HIGH SPEED SRAM with REVOLUTIONARY PINOUT. PIN ASSIGNMENT (Top View) AVAILABLE AS MILITARY SPECIFICATIONS FEATURES

HB56A1636B/SB-6B/7B/8B

1-OF-8 DECODER/DEMULTIPLEXER High-Speed Silicon-Gate CMOS

16-Mbit (1M x 16) Static RAM

DS1742. Y2KC Nonvolatile Timekeeping RAM PIN CONFIGURATION

1-OF-8 DECODER/DEMULTIPLEXER High-Speed Silicon-Gate CMOS

LH NMOS 256K (256K 1) Dynamic RAM DESCRIPTION

Description LB I/O15 I/O14 I/O13 I/O12 GND I/O11 I/O10 I/O9 I/O8

NTE74HC165 Integrated Circuit TTL High Speed CMOS, 8 Bit Parallel In/Serial Out Shift Register

2M x 32 Bit 5V FPM SIMM. Fast Page Mode (FPM) DRAM SIMM S51T04JD Pin 2Mx32 FPM SIMM Unbuffered, 1k Refresh, 5V. General Description.

Dual D Flip-Flop with Set and Reset High-Speed Silicon-Gate CMOS

4-Mbit (256K x 16) Static RAM

MM74HC157 Quad 2-Input Multiplexer

April 2004 AS7C3256A

MM74HC151 8-Channel Digital Multiplexer

DQ0 DQ1 DQ2 DQ3 NC WE# RAS# A0 A1 A2 A3 A4 A5. x = speed

MM74HC175 Quad D-Type Flip-Flop With Clear

2 Megabit (256K x 8) SuperFlash MTP SST27SF020, SST27VF020

IBM B IBM P 8M x 8 12/11 EDO DRAM

MM74HC32 Quad 2-Input OR Gate

MM74HC00 Quad 2-Input NAND Gate

74HC General description. 2. Features. 3-to-8 line decoder, demultiplexer with address latches; inverting. Product data sheet

MM74C150 MM82C19 16-Line to 1-Line Multiplexer 3-STATE 16-Line to 1-Line Multiplexer

SRAM & FLASH Mixed Module

74LS195 SN74LS195AD LOW POWER SCHOTTKY

MM74HC259 8-Bit Addressable Latch/3-to-8 Line Decoder

MM74HC164 8-Bit Serial-in/Parallel-out Shift Register

DS Tap Silicon Delay Line FEATURES PIN ASSIGNMENT. PIN DESCRIPTION TAP 1 TAP 5 TAP Output Number +5 Volts

MM74HC574 3-STATE Octal D-Type Edge-Triggered Flip-Flop

DM74LS14 Hex Inverter with Schmitt Trigger Inputs

74VHC00 Quad 2-Input NAND Gate

MM74HC08 Quad 2-Input AND Gate

MM74HC154 4-to-16 Line Decoder

MM74HC573 3-STATE Octal D-Type Latch

MM74HC74A Dual D-Type Flip-Flop with Preset and Clear

3-Mbit (128K 24) Static RAM

74ACT825 8-Bit D-Type Flip-Flop

R1RW0416D Series. 4M High Speed SRAM (256-kword 16-bit) Description. Features. REJ03C Z Rev Mar

MM74HC374 3-STATE Octal D-Type Flip-Flop

MM74HC373 3-STATE Octal D-Type Latch

INTEGRATED CIRCUITS. 74ALS11A Triple 3-Input AND gate. Product specification 1991 Feb 08 IC05 Data Handbook

SN74LS151D LOW POWER SCHOTTKY

DECODER I/O DATA CIRCUIT CONTROL CIRCUIT

Obsolete Product(s) - Obsolete Product(s)

74VHC574 74VHCT574 Octal D-Type Flip-Flop with 3-STATE Outputs

DQ0 DQ1 NC NC NC NC WE# RAS# A0 A1 A2 A3 A4 A5

M74HC20TTR DUAL 4-INPUT NAND GATE

NTE74HC109 Integrated Circuit TTL High Speed CMOS, Dual J K Positive Edge Triggered Flip Flop w/set & Reset

MM74HCT540 MM74HCT541 Inverting Octal 3-STATE Buffer Octal 3-STATE Buffer

MM74HC373 3-STATE Octal D-Type Latch

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

16-Mbit (1M x 16) Pseudo Static RAM

NTE40160B, NTE40161B NTE40162B, NTE40163B Integrated Circuit CMOS, Synchronous Programmable 4 Bit Counters

MM74HC175 Quad D-Type Flip-Flop With Clear

74HC257; 74HCT257. Quad 2-input multiplexer; 3-state

MM74HC244 Octal 3-STATE Buffer

74VHC573 Octal D-Type Latch with 3-STATE Outputs

74HC86. Quad 2 Input Exclusive OR Gate. High Performance Silicon Gate CMOS

8-Mbit (512K x 16) Pseudo Static RAM

74VHC00 Quad 2-Input NAND Gate

74HC238; 74HCT to-8 line decoder/demultiplexer

64K x 18 Synchronous Burst RAM Pipelined Output

Schmitt-Trigger Inverter/ CMOS Logic Level Shifter

M74HCT688TTR 8 BIT EQUALITY COMPARATOR

SN74LS153D 74LS153 LOW POWER SCHOTTKY

74HC123; 74HCT123. Dual retriggerable monostable multivibrator with reset

MM74HC138 3-to-8 Line Decoder

MM74HC540 MM74HC541 Inverting Octal 3-STATE Buffer Octal 3-STATE Buffer

MM74HCT573 MM74HCT574 Octal D-Type Latch 3-STATE Octal D-Type Flip-Flop

MM74HCT08 Quad 2-Input AND Gate

MM74HC251 8-Channel 3-STATE Multiplexer

1-Mbit (64K x 16) Static RAM

Transcription:

8K x 8 Static RAM FEATURES Low power CMOS design Standby current 50 na max at t A = 25 C V CC = 3.0V 100 na max at t A = 25 C V CC = 5.5V 1 µa max at t A = 60 C V CC = 5.5V Full operation for V CC = 4.5V to 5.5V Data Retention Voltage = 5.5V to 2.0V Access time equals 200 ns at 5.0V Operating temperature range of 40 C to +85 C Full static operation TTL compatible inputs and outputs Available in 28 pin DIP and 28 pin SOIC packages Suitable for both battery operated and battery backup applications PIN ASSIGNMENT NC A12 A7 A6 A5 A4 A3 A2 A1 A0 DQ0 DQ1 DQ2 GND 1 2 3 4 5 6 7 8 9 10 11 12 13 14 28 27 26 25 24 23 22 21 20 19 18 17 16 15 V CC WE CE2 A8 A9 A11 OE A10 CE1 DQ7 DQ6 DQ5 DQ4 DQ3 200 28 PIN DIP (600 MIL) S 200 28 PIN SOIC (330 MIL) PIN DESCRIPTION A0 A12 Address Inputs DQ0 DQ7 Data Input/Output CE1, CE2 Chip Enable Inputs WE Write Enable Input OE Output Enable Input V CC 5V Power Supply Input GND Ground NC No Connection DESCRIPTION The is a 65536 bit low power, fully static random access memory organized as 8192 words by eight bits using CMOS technology. The device operates from a single power supply with a voltage input between 4.5V and 5.5V. The chip enable inputs (CE1 and CE2) are used for device selection and can be used in order to achieve the minimum standby current mode, which facilitates both battery operate and battery backup applications. The device provides fast access time of 200 ns and is most suitable for low power applications where battery operation or battery backup for nonvolatility are required. The is a JEDEC standard 8K x 8 SRAM and is pin compatible with ROM and EPROM of similar density. 022598 1/9

ABSOLUTE MAXIMUM RATINGS SYMBOL PARAMETER RATING V CC Power Supply Voltage 0.3V to +7.0V V IN, V I/O Input, Input/Output Voltage 0.3 to V CC + 0.3V T STG Storage Temperature 55 C to +125 C T OPR Operating Temperature 40 C to +85 C T SOLDER Soldering Temperature/Time 260 C for 10 seconds RECOENDED DC OPERATING CONDITIONS (t A = 40 C to +85 C) PARAMETER SYMBOL MIN TYP MAX UNITS NOTES Power Supply Voltage V CC 4.5 5.0 5.5 V Input High Voltage 2.0 V CC + 0.3 V Input Low Voltage 0.3 0.8 V Data Retention Voltage V DR 2.0 5.5 V DC CHARACTERISTICS (t A = 40 C to +85 C; V CC =5V ± 10%) PARAMETER SYMBOL CONDITIONS MIN TYP MAX UNITS Input Leakage Current I IL 0V < V IN < V CC +0.1 µa I/O Leakage Current I LO CE1=, 0V<V IO <V CC +0.5 µa Output High Current I OH V OH = 2.4V 1.0 ma Output Low Current I OL V OL = 0.4V 4.0 ma Standby Current I CCS1 CE1 = 2.0V 0.5 ma Standby Current I CCS2 CE1>V CC 0.5V t A =60 C 1 µa Standby Current I CCS2 CE1>V CC 0.5V t A =25 C 100 na Operating Current I CCO CE1=0.8V, 200 ns cycle 70 ma CAPACITANCE (t A = 25 C) PARAMETER SYMBOL MIN TYP MAX UNITS NOTES Input Capacitance C IN 5 10 pf Input/Output Capacitance C I/O 5 12 pf 022598 2/9

AC CHARACTERISTICS, READ CYCLE (t A = 40 C to +85 C; V CC =5V ± 10%) PARAMETER SYMBOL MIN TYP MAX UNITS NOTES Read Cycle Time t RC 200 ns Access Time t ACC 200 ns OE to Output Valid t OE 100 ns CE to Output Valid t CO 200 ns CE or OE to Output Active t COE 5 ns Output to High Z from Deselection Output Hold from Address Change t OD 10 60 ns t OH 5 ns AC CHARACTERISTICS, WRITE CYCLE (t A = 40 C to +85 C; V CC =5V ± 10%) PARAMETER SYMBOL MIN TYP MAX UNITS NOTES Write Cycle Time t WC 200 ns Write Pulse Width t WP 150 ns Address Setup Time t AW 0 ns Write Recovery Time t WR 10 ns Output High Z from WE t ODW 70 ns 7 Output Active from WE t OEW 5 ns 7 Data Setup Time t DS 80 ns Data Hold Time t DH 0 ns TIMING DIAGRAM: READ CYCLE t RC ADDRESSES t OH t ACC CE t CO OE t OE t OD SEE NOTE 1 D OUT t COE t COE V OH V OL OUTPUT DATA VALID t OD V OH V OL 022598 3/9

TIMING DIAGRAM: WRITE CYCLE 1 t WC ADDRESSES t AW CE t WP t WR WE t ODW t OEW D OUT t DS t DH D IN DATA IN STABLE SEE NOTES 2, 3, 4, 5, 6 AND 7 022598 4/9

TIMING DIAGRAM: WRITE CYCLE 2 t WC ADDRESSES t AW t WP t WR CE WE t COE todw D OUT t DS t DH D IN DATA IN STABLE SEE NOTES 2, 3, 4, 5, 6 AND 7 TIMING DIAGRAM: DATA RETENTION POWER UP, POWER DOWN V CC DATA RETENTION MODE 2.7V t CDR V CC - 0.2V t R CE GND SEE NOTE 8 022598 5/9

DATA RETENTION CHARACTERISTICS (t A = 40 C to +85 C) PARAMETER SYMBOL CONDITIONS MIN TYP MAX UNITS Data Retention Supply Voltage V DR CE1 > V CC 0.5V 2.0 5.5 V Data Retention Current at 5.5V I CCR1 CE1 > V CC 5.0V 0.1* 1 µa Data Retention Current at 2.0V I CCR2 CE1 > V CC 5.0V 50* 750 na Chip Deselect to Data Retention t CDR 0 µs Recovery Time t R 2 ms * Typical values are at 25 C FUNCTION TABLE MODE CE1 CE2 OE WE A0 A12 DQ DQ7 POWER READ L H L H STABLE DATA OUT I CCO WRITE L H X L STABLE DATA IN I CCO DESELECT L H H H X HIGH Z I CCO STANDBY H X X X X HIGH Z I CCS STANDBY X L X X X HIGH Z I CCS 022598 6/9

NOTES: 1. WE is high for read cycles. 2. OE = or. If OE = during write cycle, the output buffers remain in a high impedance state. 3. t WP is specified as the logical AND of CE and WE. t WP is measured from the latter of CE or WE going low to the earlier of CE or WE going high. 4. t DH and t DS are measured from the earlier of CE or WE going high. 5. If the CE low transition occurs simultaneously with or latter than the WE low transition, the output buffers remain in a high impedance state. 6. If the CE high transition occurs prior to or simultaneously with the WE high transition, the output buffers remain in a high impedance state. 7. If WE is low or the WE low transition occurs prior to or simultaneously with the CE low transition, the output buffers remain in a high impedance state. 8. If the level of CE is 2.0V during the period that V CC voltage is going down from 4.5V to 2.7V, I CCS1 current flows. DC TEST CONDITIONS Outputs Open All voltages are referenced to ground AC TEST CONDITIONS Output Load: 100 pf + 1TTL Gate Input Pulse Levels: 0V 3.0V Timing Measurement Reference Levels Input: 1.5V Output: 1.5V Input Pulse Rise and Fall Times: 5 ns 022598 7/9

28 PIN DIP PKG 28 PIN B D DIM MIN MAX A IN. 1.440 1.460 30.99 32.00 B IN. 0.540 0.560 13.72 14.22 1 C IN. 0.140 0.160 3.56 4.06 A K G E C F D IN. 0.590 0.625 14.99 15.88 E IN. 0.015 0.040 0.380 1.02 F IN. 0.110 0.135 2.79 3.43 G IN. 0.090 0.110 2.29 2.79 H IN. 0.625 0.675 15.88 17.15 J IN. 0.008 0.012 0.20 0.30 K IN. 0.015 0.021 0.38 0.53 J H 022598 8/9

S 28 PIN SOIC PKG 28 PIN DIM MIN MAX A IN. A1 IN. b IN. C IN D IN. 0.080 2.04 0.002 0.05 0.012 0.30 0.004 0.10 0.697 17.70 0.120 3.05 0.014 0.35 0.020 0.50 0.0125 0.32 0.728 18.50 e IN. 0.050 BSC 1.27 BSC E1 IN. H IN L IN 0.324 8.23 0.453 11.5 0.016 0.40 0.350 8.90 0.500 12.7 0.051 1.30 0 10 The chamfer on the body is optional. If it is not present, a terminal 1 identifier must be positioned so that 1/2 or more of its area is contained in the hatched zone. 022598 9/9