Sub-Boltzmann Transistors with Piezoelectric Gate Barriers

Similar documents
Steep Slope Transistors beyond the Tunnel FET concept. David Esseni, University of Udine

Negative Capacitance Tunnel Field Effect Transistor: A Novel Device with Low Subthreshold Swing and High ON Current

A Verilog-A Compact Model for Negative Capacitance FET

CMPEN 411 VLSI Digital Circuits. Lecture 03: MOS Transistor

Digital Integrated Circuits A Design Perspective. Jan M. Rabaey Anantha Chandrakasan Borivoje Nikolic. The Devices. July 30, Devices.

CMOS INVERTER. Last Lecture. Metrics for qualifying digital circuits. »Cost» Reliability» Speed (delay)»performance

Low Frequency Noise in MoS 2 Negative Capacitance Field-effect Transistor

SCALING of the size of field-effect transistors (FETs) has

The Devices. Digital Integrated Circuits A Design Perspective. Jan M. Rabaey Anantha Chandrakasan Borivoje Nikolic. July 30, 2002

ECE-305: Fall 2017 MOS Capacitors and Transistors

EE105 Fall 2014 Microelectronic Devices and Circuits. NMOS Transistor Capacitances: Saturation Region

Midterm. ESE 570: Digital Integrated Circuits and VLSI Fundamentals. Lecture Outline. Pass Transistor Logic. Restore Output.

EE 466/586 VLSI Design. Partha Pande School of EECS Washington State University

ESE 570: Digital Integrated Circuits and VLSI Fundamentals

Design Considerations for Integrated Semiconductor Control Electronics for a Large-scale Solid State Quantum Processor

Lecture 8: Ballistic FET I-V

Drift-diffusion model for single layer transition metal dichalcogenide field-effect transistors

30 nm In 0.7 Ga 0.3 As Inverted-type HEMT with Reduced Gate Leakage Current for Logic Applications

Electronics with 2D Crystals: Scaling extender, or harbinger of new functions?

CMOS Inverter (static view)

CMPEN 411 VLSI Digital Circuits. Lecture 04: CMOS Inverter (static view)

Beyond-CMOS Device Concepts Enabled by 2D Materials

Nanoscale CMOS Design Issues

The Devices. Digital Integrated Circuits A Design Perspective. Jan M. Rabaey Anantha Chandrakasan Borivoje Nikolic. July 30, 2002

Microsystems Technology Laboratories, MIT. Teledyne Scientific Company (TSC)

Ferroelectric Field-Effect Transistors Based on MoS 2 and

CORE COMPACT MODELS FOR SYMMETRIC MULTI-GATE FERROELECTRIC FIELD EFFECT TRANSISTORS

EE 230 Lecture 31. THE MOS TRANSISTOR Model Simplifcations THE Bipolar Junction TRANSISTOR

Digital Electronics Part II - Circuits

ECE 415/515 ANALOG INTEGRATED CIRCUIT DESIGN

The Devices. Jan M. Rabaey

III-V CMOS: What have we learned from HEMTs? J. A. del Alamo, D.-H. Kim 1, T.-W. Kim, D. Jin, and D. A. Antoniadis

Application II: The Ballistic Field-E ect Transistor

CSE493/593. Designing for Low Power

Advanced Topics In Solid State Devices EE290B. Will a New Milli-Volt Switch Replace the Transistor for Digital Applications?

Lecture 3: Transistor as an thermonic switch

MOS Transistors. Prof. Krishna Saraswat. Department of Electrical Engineering Stanford University Stanford, CA

Operating Principles of Vertical Transistors Based on Monolayer Two-Dimensional Semiconductor Heterojunctions

Device Models (PN Diode, MOSFET )

L ECE 4211 UConn F. Jain Scaling Laws for NanoFETs Chapter 10 Logic Gate Scaling

Announcements. EE141- Fall 2002 Lecture 7. MOS Capacitances Inverter Delay Power

Moore s Law Technology Scaling and CMOS

MOS Transistor I-V Characteristics and Parasitics

ENGR890 Digital VLSI Design Fall Lecture 4: CMOS Inverter (static view)

MOSFET: Introduction

The Critical Role of Quantum Capacitance in Compact Modeling of Nano-Scaled and Nanoelectronic Devices

Chapter 5 MOSFET Theory for Submicron Technology

Device Circuit Co Design of FEFET Based Logic for Low Voltage Processors

AS MOSFETS reach nanometer dimensions, power consumption

Lecture 11: MOS Transistor

Chapter 13 Small-Signal Modeling and Linear Amplification

Device Models (PN Diode, MOSFET )

Steep-slope WSe 2 Negative Capacitance Field-effect Transistor

Lecture 12 Digital Circuits (II) MOS INVERTER CIRCUITS

Tri-Gate Fully-Depleted CMOS Transistors: Fabrication, Design and Layout

Electronic Circuits 1. Transistor Devices. Contents BJT and FET Characteristics Operations. Prof. C.K. Tse: Transistor devices

Supporting information

High-to-Low Propagation Delay t PHL

Today s lecture. EE141- Spring 2003 Lecture 4. Design Rules CMOS Inverter MOS Transistor Model

MASSACHUSETTS INSTITUTE OF TECHNOLOGY Department of Electrical Engineering and Computer Sciences

Chapter 4 Field-Effect Transistors

RFIC2017 MO2B-2. A Simplified CMOS FET Model using Surface Potential Equations For Inter-modulation Simulations of Passive-Mixer-Like Circuits

3. Basic building blocks. Analog Design for CMOS VLSI Systems Franco Maloberti

EE 434 Lecture 33. Logic Design

The Devices: MOS Transistors

Miscellaneous Lecture topics. Mary Jane Irwin [Adapted from Rabaey s Digital Integrated Circuits, 2002, J. Rabaey et al.]

EE410 vs. Advanced CMOS Structures

Lecture 6: 2D FET Electrostatics

Lecture 6 Power Zhuo Feng. Z. Feng MTU EE4800 CMOS Digital IC Design & Analysis 2010

Switching characteristics of lateral-type and vertical-type SiC JFETs depending on their internal parasitic capacitances

Negative Capacitance MOSFETs for Future Technology Nodes

Fig. 1 CMOS Transistor Circuits (a) Inverter Out = NOT In, (b) NOR-gate C = NOT (A or B)

Lecture 11: MOSFET Modeling

CHAPTER 3: TRANSISTOR MOSFET DR. PHAM NGUYEN THANH LOAN. Hà Nội, 9/24/2012

Power Dissipation. Where Does Power Go in CMOS?

Long Channel MOS Transistors

ECE 546 Lecture 10 MOS Transistors

A Bottom-gate Depletion-mode Nanowire Field Effect Transistor (NWFET) Model Including a Schottky Diode Model

Understanding the effect of n-type and p-type doping in the channel of graphene nanoribbon transistor

ECE315 / ECE515 Lecture 11 Date:

Features Y Wide supply voltage range 3 0V to 15V. Y High noise immunity 0 45 VDD (typ ) Y Low power TTL fan out of 2 driving 74L

EE 230 Lecture 33. Nonlinear Circuits and Nonlinear Devices. Diode BJT MOSFET

DC and Transient Responses (i.e. delay) (some comments on power too!)

EEC 118 Lecture #5: CMOS Inverter AC Characteristics. Rajeevan Amirtharajah University of California, Davis Jeff Parkhurst Intel Corporation

ECE 305: Fall MOSFET Energy Bands

Name: Answers. Grade: Q1 Q2 Q3 Q4 Q5 Total. ESE370 Fall 2015

Electrostatic Single-walled Carbon Nanotube (CNT) Field Effect Transistor Device Modeling

Supporting Information

Tunnel-FET: bridging the gap between prediction and experiment through calibration

Physics-based compact model for ultimate FinFETs

N-Channel Enhancement-Mode Vertical DMOS FET

Modelling of capacitance and threshold voltage for ultrathin normally-off AlGaN/GaN MOSHEMT

ECE 305 Exam 5 SOLUTIONS: Spring 2015 April 17, 2015 Mark Lundstrom Purdue University

Lecture Outline. ESE 570: Digital Integrated Circuits and VLSI Fundamentals. Review: CMOS Inverter: Visual VTC. Review: CMOS Inverter: Visual VTC

EE 330 Lecture 22. Small Signal Modelling Operating Points for Amplifier Applications Amplification with Transistor Circuits

THE INVERTER. Inverter

The Prospects for III-Vs

Electrostatics of Nanowire Transistors

Lecture 29 - The Long Metal-Oxide-Semiconductor Field-Effect Transistor (cont.) April 20, 2007

Supporting Information for: Sustained sub-60 mv/decade switching via the negative capacitance effect in MoS 2 transistors

Transcription:

Sub-Boltzmann Transistors with Piezoelectric Gate Barriers Raj Jana, Gregory Snider, Debdeep Jena Electrical Engineering University of Notre Dame 29 Oct, 2013 rjana1@nd.edu Raj Jana, E3S 2013, Berkeley 1

OUTLINE Motivation: Power dissipation in FET devices & circuits Existing ideas on steep slope FETs for low-voltage/low-power applications Negative Capacitance using electrostriction effect in a piezoelectric gate barrier (Novel Idea) - Design of sub- 60mV/decade FET Conclusion 10/29/2013 Raj Jana, E3S 2013, Berkeley 2

MOTIVATION: POWER CONSUMPTION Basic CMOS Unit: Power density evolution in Intel Processors! Power: Large Static and dynamic power dissipation in large scaled ICs Large amount of heat generated in ICs Ref.:1) G. L. Snider et. al., IEEE Nanotechnology, 2012 (for Intel data). 2) J. D. Meindl et. al., Science, 2001, vol. 293, pp. 2044 Limits the scaling and computing Performance of ICs 3

REQUIREMENT OF ENERGY-EFFICIENT DEVICES Possible Solution: Steep Slope FET switch Transfer Curve Log(I d ) I on I off Ideal switch SS ~ 0 60 mv/decade <60 mv/decade < 60 mv/decade steep switching in a FET FET schematic: Subthreshold Slope: E(eV) Band diagram f(e E F ) ~ e -E/kT V gs E F f(e) V ds x I off V gs Allows further voltage V dd Scaling in ICs & reduce power dissipation Modify electrostatics body factor Modify transport TFETs/I-MOS Need to modify these factors for < 60 mv/decade! Existing Ideas: 1) TFETs/I-MOS, 2) Negative capacitance using ferroelectric gate material (Internal voltage step up) 4

NEGATIVE CAPACITANCE IN FERROELECTRIC Subthreshold Slope: GATE INSULATOR Ferroelectric Internal voltage gain: s V gs 1 c s 1 60 mv / dec cins C ins < 0 Slope ~ dp/de SS < 60 mv/decade Negative curvature of energy Negative capacitance at free energy maxima Ref. : 3. S. Salahuddin et. al. Nano. Lett., vol.8, 405, 2008 4. A. Khan et.al. Appl. Phys. Lett. 99, 113501 (2011) 10/29/2013 Raj Jana, E3S 2013, Berkeley 5

ELECTROSTRICTION IN PIEZOELECTRIC GATE BARRIER Mechanism: Electrostriction External Applied Voltage Piezoelectric Material (AlN) Electrostatic attractive force: Voltage drop across the PE layer: Electric field-induced deformation of PE layer Modulation of PE barrier thickness with applied bias: 4 th order non-linear charge equation 6

CHARGE STATES IN THE PIEZOELECTRIC LAYER Charge vs. Voltage Curve dq/dv ~ -Ve Mechanism: Electrostriction Charge states (Q2 & Q3) (Negative capacitance) Charge state (Q1) (Positive capacitance) dq/dv ~ -Ve Normal Charge state (Q = C geo V) Driving Force: Large Field-Induced Deformation Strong Electromechanical Interaction Higher Piezoelectricity Higher Spontaneous Polarization Constant geometric capacitance 7

ELECTROMECHANICAL CAPACITANCE Capacitance vs. Voltage Curve t PE = 2.5 A Positive capacitance Negative capacitance Voltage-dependent capacitance for different charge states due to electrostriction in PE layer Results in negative capacitance in the PE layer Motivates to use as active gate barriers for Steep Slope FETs 8

FET structure with piezoelectric gate barrier Change in free energy density in PE layer: Device Structure: Piezoelectric material: Active Gate barrier Coefficients: Surface Potential Eq. Ref. 5: Jogai et. al., J. Appl. Phys., vol. 94, pp. 6566 6572, 2003. 9

SURFACE POTENTIAL & STEEP SS Surface Potential vs. Gate Bias Voltage Amplification of Surface Potential Relative to Gate Voltage Subthreshold Slope (SS): Body factor 10

TRANSISTOR CHARACTERISTICS & STEEP SS Transfer Curve Use of PE (AlN) gate barrier with NDC GaN channel HEMT Use of ψ s -based Compact model Steep Subthreshold Slope ~ 50 mv/decade 10/29/2013 Raj Jana, ISCS 2013, Kobe R. Jana et. al., DRC, 2012 11

I d (ma/um) OUTPUT CHARACTERISTICS I-V characteristics: Use of PE (AlN) gate barrier with NDC GaN channel HEMT Use of ψ s -based Compact model R. Jana et. al., DRC, 2012 12

CONCLUSION We showed NDC in a thin piezoelectric layer (t PE < 5 nm) using electric field-induced electrostriction effect in the layer Proposed piezoelectric material as the active gate barrier for energy-efficient steep slope transistors Electrostriction & piezoelectricity internally amplify the channel surface potential over the applied gate bias voltage Showed internal voltage gain and sub-60 mv/decade subthreshold switching using Polar piezoelectric barrier Model for an AlN barrier in the GaN channel HEMT predicts 50 mv/decade subthreshold slope 13

Acknowledgement LEAST Program, and Director Prof. Alan Seabaugh Thank You for your Attention! 10/29/2013 Raj Jana, E3S 2013, Berkeley 14