74HC245. Octal 3 State Noninverting Bus Transceiver. High Performance Silicon Gate CMOS

Similar documents
74HCT245. Octal 3-State Noninverting Bus Transceiver with LSTTL-Compatible Inputs. High-Performance Silicon-Gate CMOS

74HC244 Octal 3 State Noninverting Buffer/Line Driver/ Line Receiver

74HC74. Dual D Flip Flop with Set and Reset. High Performance Silicon Gate CMOS

74HC of 8 Decoder/ Demultiplexer. High Performance Silicon Gate CMOS

MC74HC132A. Quad 2 Input NAND Gate with Schmitt Trigger Inputs. High Performance Silicon Gate CMOS

FST Bit Bus Switch

MC74HC244A. Octal 3-State Noninverting Buffer/Line Driver/ Line Receiver. High Performance Silicon Gate CMOS

MC74HCT138A. 1 of 8 Decoder/ Demultiplexer with LSTTL Compatible Inputs. High Performance Silicon Gate CMOS

MC74HC138A. 1-of-8 Decoder/ Demultiplexer. High Performance Silicon Gate CMOS

MC74HC139A. Dual 1 of 4 Decoder/ Demultiplexer. High Performance Silicon Gate CMOS

74FST Bit Bus Switch

74HC74. Dual D Flip Flop with Set and Reset. High Performance Silicon Gate CMOS

MC74VHC14. Hex Schmitt Inverter

MC74AC109, MC74ACT109. Dual JK Positive Edge Triggered Flip Flop

MC74HCT573A/D. Octal 3-State Noninverting Transparent Latch with LSTTL Compatible Inputs. High Performance Silicon Gate CMOS

74HC86. Quad 2 Input Exclusive OR Gate. High Performance Silicon Gate CMOS

NLSV2T Bit Dual-Supply Inverting Level Translator

MC74AC259, MC74ACT Bit Addressable Latch

MC74HC244A Octal 3 State Noninverting Buffer/Line Driver/ Line Receiver

MC74AC74, MC74ACT74. Dual D Type Positive Edge Triggered Flip Flop

MC74VHC245. Octal Bus Buffer/Line Driver

MC74VHC132. Quad 2 Input NAND Schmitt Trigger

SN74LS151MEL. 8 Input Multiplexer LOW POWER SCHOTTKY

SN74LS147, SN74LS Line to 4 Line and 8 Line to 3 Line Priority Encoders LOW POWER SCHOTTKY

MC74AC132, MC74ACT132. Quad 2 Input NAND Schmitt Trigger

74FST Bit, 4 Port Bus Exchange Switch

NL17SV16. Ultra-Low Voltage Buffer

MC74LV594A. 8-Bit Shift Register with Output Register

NL37WZ07. Triple Buffer with Open Drain Outputs

NL17SZ08. Single 2-Input AND Gate

NLSV22T244. Dual 2-Bit Dual-Supply Non-Inverting Level Translator

NL17SH02. Single 2-Input NOR Gate

NL27WZ08. Dual 2-Input AND Gate. The NL27WZ08 is a high performance dual 2 input AND Gate operating from a 1.65 V to 5.5 V supply.

SN74LS157MEL. Quad 2 Input Multiplexer LOW POWER SCHOTTKY

74ALVC Low Voltage 1.8/2.5/3.3 V 16 Bit Buffer. With 3.6 V Tolerant Inputs and Outputs (3 State, Non Inverting)

MC74LCX74. Low-Voltage CMOS Dual D-Type Flip-Flop. With 5 V Tolerant Inputs

SN74LS145MEL. 1 of 10 Decoder/Driver Open Collector LOW POWER SCHOTTKY

MC74AC138, MC74ACT of 8 Decoder/Demultiplexer

V N (8) V N (7) V N (6) GND (5)

MC74ACT Input Universal Shift/Storage Register with Synchronous Reset and Common I/O Pins

NE522 High Speed Dual Differential Comparator/Sense Amp

onlinecomponents.com

High Performance Silicon Gate CMOS

BAS19LT1G, BAS20LT1G, BAS21LT1G, BAS21DW5T1G. High Voltage Switching Diode HIGH VOLTAGE SWITCHING DIODE

74HCT32. Quad 2 Input OR Gate with LSTTL Compatible Inputs. High Performance Silicon Gate CMOS

NL27WZ08. Dual 2-Input AND Gate. The NL27WZ08 is a high performance dual 2 input AND Gate operating from a 1.65 V to 5.5 V supply.

MC74AC259, MC74ACT Bit Addressable Latch

74HC00. Quad 2-Input NAND Gate. High-Performance Silicon-Gate CMOS

MC10E171, MC100E171. 5VНECL 3-Bit 4:1 Multiplexer

MC74HCT366A. Hex 3-State Inverting Buffer with Common Enables and LSTTL Compatible Inputs. High Performance Silicon Gate CMOS

MC74VHC1GT50 Noninverting Buffer / CMOS Logic Level Shifter

MC74LCX Low-Voltage CMOS 16-Bit Transparent Latch. With 5 V-Tolerant Inputs and Outputs (3-State, Non-Inverting)

SN74LS132MEL. Quad 2 Input Schmitt Trigger NAND Gate LOW POWER SCHOTTKY

NL27WZ14. Dual Schmitt Trigger Inverter

NL17SZ125. Non-Inverting 3-State Buffer. The NL17SZ125 is a high performance non inverting buffer operating from a 1.65 V to 5.5 V supply.

NL17SZ16. Single Input Buffer

MC14099B. 8-Bit Addressable Latches

MMBZ5221BLT1 Series. Zener Voltage Regulators. 225 mw SOT 23 Surface Mount

74HC32. Quad 2 Input OR Gate. High Performance Silicon Gate CMOS

NTJD4105C. Small Signal MOSFET. 20 V / 8.0 V, Complementary, A / A, SC 88

NL17SHT08. 2-Input AND Gate / CMOS Logic Level Shifter

NL27WZ00. Dual 2 Input NAND Gate L1 D

1PMT5920B Series. 3.2 Watt Plastic Surface Mount POWERMITE Package PLASTIC SURFACE MOUNT 3.2 WATT ZENER DIODES VOLTS

MMBZ5221BLT1 Series. Zener Voltage Regulators. 225 mw SOT 23 Surface Mount

MC14584B. Hex Schmitt Trigger

MC10E163, MC100E163. 5VНECL 2-Bit 8:1 Multiplexer

MC100LVE VНECL 16:1 Multiplexer

NL27WZ00. Dual 2-Input NAND Gate. The NL27WZ00 is a high performance dual 2 input NAND Gate operating from a 1.65 V to 5.5 V supply.

SN74LS125A, SN74LS126A. Quad 3 State Buffers LOW POWER SCHOTTKY. LS125A LS126A TRUTH TABLES ORDERING INFORMATION

BC846, BC847, BC848 Series. General Purpose Transistors. NPN Silicon

MC14049B, MC14050B. Hex Buffer

NL27WZU04. Dual Unbuffered Inverter

2N5401. PNP Silicon. These are Pb Free Devices* Features. MAXIMUM RATINGS THERMAL CHARACTERISTICS MARKING DIAGRAM

74VHC08 Quad 2-Input AND Gate

MC Bit Magnitude Comparator

NDF08N50Z, NDP08N50Z. N-Channel Power MOSFET. Low ON Resistance Low Gate Charge 100% Avalanche Tested These Devices are Pb Free and are RoHS Compliant

MC74HC4094A. 8-Bit Shift and Store Register. High Performance Silicon Gate CMOS

MC74LVX32. Quad 2-Input OR Gate. With 5 V Tolerant Inputs

LOW POWER SCHOTTKY. ESD > 3500 Volts. GUARANTEED OPERATING RANGES ORDERING INFORMATION V CC 8 7 GND

MUR3020PTG SUR83020PTG MUR3040PTG MUR3060PTG SUR83060PTG. SWITCHMODE Power Rectifiers ULTRAFAST RECTIFIERS 30 AMPERES, VOLTS

MC74LCX Low-Voltage CMOS 16-Bit Transparent Latch. With 5 V Tolerant Inputs and Outputs (3 State, Non Inverting)

MC74AC161, MC74ACT161, MC74AC163, MC74ACT163. Synchronous Presettable Binary Counter

MC74HCT366A. Hex 3-State Inverting Buffer with Common Enables and LSTTL Compatible Inputs. High Performance Silicon Gate CMOS

MC74HC373A. Octal 3-State Non-Inverting Transparent Latch. High Performance Silicon Gate CMOS

MC74LCX Low-Voltage CMOS 16-Bit D-Type Flip-Flop. With 5 V Tolerant Inputs and Outputs (3 State, Non Inverting)

74HC Bit Serial Input/Serial or Parallel Output Shift Register with Latched 3 State Outputs. High Performance Silicon Gate CMOS

BC337, BC337-25, BC Amplifier Transistors. NPN Silicon. These are Pb Free Devices. Features MAXIMUM RATINGS

MMBT5550L, MMBT5551L, SMMBT5551L. High Voltage Transistors. NPN Silicon

2N4123, 2N4124. General Purpose Transistors. NPN Silicon. Pb Free Packages are Available* Features MAXIMUM RATINGS

74AC00, 74ACT00 Quad 2-Input NAND Gate

MMBFJ309L, MMBFJ310L, SMMBFJ309L, SMMBFJ310L. JFET - VHF/UHF Amplifier Transistor. N Channel

NTF3055L175. Power MOSFET 2.0 A, 60 V, Logic Level. N Channel SOT AMPERES, 60 VOLTS R DS(on) = 175 m

LOW POWER SCHOTTKY. GUARANTEED OPERATING RANGES ORDERING INFORMATION PLASTIC N SUFFIX CASE 648

NCS1002A. Constant Voltage / Constant Current Secondary Side Controller

BC847BPDXV6T5G. SBC847BPDXV6 NPN/PNP Dual General Purpose Transistor

2 Input NAND Gate L74VHC1G00

MC74HC540A. Octal 3-State Inverting Buffer/Line Driver/Line Receiver. High Performance Silicon Gate CMOS

NGTG50N60FLWG IGBT. 50 A, 600 V V CEsat = 1.65 V

MC14049B, MC14050B. Hex Buffer

NL17SZ17. Single Non-Inverting Buffer with Schmitt Trigger

Transcription:

Octal 3 State Noninverting Bus Traceiver High Performance Silicon Gate CMOS The 74HC245 is identical in pinout to the LS245. The device inputs are compatible with standard CMOS outputs; with pull up resistors, they are compatible with LSTTL outputs. The HC245 is a 3 state noninverting traceiver that is used for 2 way asynchronous communication between data buses. The device has an active low Output Enable pin, which is used to place the I/O ports into high impedance states. The Direction control determines whether data flows from A to B or from B to A. Features Output Drive Capability: LSTTL Loads Outputs Directly Interface to CMOS, NMOS, and TTL Operating oltage Range: to Low Input Current:.0 A High Noise Immunity Characteristic of CMOS Devices In Compliance with the Requirements Defined by JEDEC Standard No. 7A ESD Performance: HBM 2000 ; Machine Model 200 Chip Complexity: 308 FETs or 77 Equivalent Gates This is a Pb Free Device 20 TSSOP 20 DT SUFFIX CASE 948E 20 MARKING DIAGRAMS HC 245 ALYW HC245 = Device Code A = Assembly Location L = Wafer Lot Y = Year W = Work Week = Pb Free Package (Note: Microdot may be in either location) ORDERING INFORMATION See detailed ordering and shipping information in the package dimeio section on page 2 of this data sheet. Semiconductor Components Industries, LLC, 2007 March, 2007 Rev. Publication Order Number: 74HC245/D

DIRECTION A 2 A2 3 A3 4 A4 5 A5 6 A6 7 20 8 7 6 4 CC OUTPUT ENABLE B B2 B3 B4 B5 A DATA PORT A A2 A3 A4 A5 A6 A7 A8 2 3 4 5 6 7 8 9 8 B 7 B2 6 B3 B4 4 B5 3 B6 2 B7 B8 B DATA PORT A7 A8 GND 8 9 0 3 2 B6 B7 B8 DIRECTION OUTPUT ENABLE PIN 0 = GND PIN 20 = CC Figure. Pin Assignment Figure 2. Logic Diagram Control Inputs FUNCTION TABLE Output Enable Direction Operation L L Data Tramitted from Bus B to Bus A L H Data Tramitted from Bus A to Bus B H X Buses Isolated (High Impedance State) X = don t care ORDERING INFORMATION Device Package Shipping 74HC245DTR2G TSSOP 20* 2500 / Tape & Reel For information on tape and reel specificatio, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specificatio Brochure, BRD80/D. *This package is inherently Pb Free. 2

MAXIMUM RATINGS (Note ) Symbol Parameter alue Unit CC DC Supply oltage 0.5 to 7.0 IN DC Input oltage 0.5 to CC 0.5 OUT DC Output oltage (Note 2) 0.5 to CC 0.5 I IK DC Input Diode Current 20 ma I OK DC Output Diode Current 35 ma I OUT DC Output Sink Current 35 ma I CC DC Supply Current per Supply Pin 75 ma I GND DC Ground Current per Ground Pin 75 ma T STG Storage Temperature Range 65 to 0 C T L Lead Temperature, mm from Case for 0 Seconds 260 C T J Junction Temperature Under Bias 0 C JA Thermal Resistance TSSOP 28 C/W P D Power Dissipation in Still Air at 85 C TSSOP 450 mw MSL Moisture Seitivity Level F R Flammability Rating Oxygen Index: 30% to 35% UL 94 0 @ 25 in ESD ESD Withstand oltage Human Body Model (Note 3) Machine Model (Note 4) 2000 200 I LATCHUP Latchup Performance Above CC and Below GND at 85 C (Note 5) 300 ma Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditio is not implied. Extended exposure to stresses above the Recommended Operating Conditio may affect device reliability.. Measured with minimum pad spacing on an FR4 board, using 0 mm by inch, 20 ounce copper trace with no air flow. 2. I O absolute maximum rating must observed. 3. Tested to EIA/JESD22 A4 A. 4. Tested to EIA/JESD22 A A. 5. Tested to EIA/JESD78. RECOMMENDED OPERATING CONDITIONS Symbol Parameter Min Max Unit CC DC Supply oltage (Referenced to GND) in, out DC Input oltage, Output oltage (Referenced to GND) 0 CC T A Operating Temperature, All Package Types 55 +25 C t r, t f Input Rise and Fall Time CC = (Figure 3) CC = CC = 0 0 0 000 500 400 3

DC ELECTRICAL CHARACTERISTICS (oltages Referenced to GND) Symbol Parameter Test Conditio IH Minimum High Level Input oltage out = CC I out 20 A IL Maximum Low Level Input oltage out = I out 20 A OH OL Minimum High Level Output oltage Maximum Low Level Output oltage in = IH I out 20 A in = IH I out 2.4 ma I out ma I out 7.8 ma in = IL I out 20 A in = IL I out 2.4 ma I out ma I out 7.8 ma CC Guaranteed Limit 55 to 25 C 85 C 25 C Unit I in Maximum Input Leakage Current in = CC or GND ± ±.0 ±.0 A I OZ Maximum Three State Leakage Current Output in High Impedance State in = IL or IH out = CC or GND ±0.5 ±5.0 ±0 A I CC Maximum Quiescent Supply Current (per Package) in = CC or GND I out = 0 A.5 2. 3. 4.2 0.5 0.9.35.8.9 4.4 5.9 2.48 3.98 5.48 0.26 0.26 0.26.5 2. 3. 4.2 0.5 0.9.35.8.9 4.4 5.9 2.34 3.84 5.34 0.33 0.33 0.33.5 2. 3. 4.2 0.5 0.9.35.8.9 4.4 5.9 2.2 3.7 5.2 0.4 0.4 0.4 4.0 40 40 A 6. Information on typical parametric values and high frequency or heavy load coideratio can be found in the ON Semiconductor High Speed CMOS Data Book (DL29/D). AC ELECTRICAL CHARACTERISTICS (C L = 50 pf, Input t r = t f = 6 ) Symbol t PLH, t PHL t PLZ, t PHZ t PZL, t PZH t TLH, t THL Parameter Maximum Propagation Delay, A to B, B to A (Figures and 3) Maximum Propagation Delay, Direction or Output Enable to A or B (Figures 2 and 4) Maximum Propagation Delay, Output Enable to A or B (Figures 2 and 4) Maximum Output Traition Time, Any Output (Figures and 3) CC Guaranteed Limit 55 to 25 C 85 C 25 C C in Maximum Input Capacitance (Pin or Pin ) 0 0 0 pf C out Maximum Three State I/O Capacitance pf (I/O in High Impedance State) 7. For propagation delays with loads other than 50 pf, and information on typical parametric values, see the ON Semiconductor High Speed CMOS Data Book (DL29/D). 75 55 3 90 22 90 22 60 23 2 0 95 70 6 40 28 24 40 28 24 75 27 3 80 22 65 30 33 28 65 30 33 28 90 32 8 Typical @ 25 C, CC = 5.0 C PD Power Dissipation Capacitance (Per Traceiver Channel) (Note 8) 40 pf 8. Used to determine the no load dynamic power coumption: P D = C PD 2 CC f + I CC CC. For load coideratio, see the ON Semiconductor High Speed CMOS Data Book (DL29/D). Unit 4

INPUT A OR B OUTPUT B OR A t r t PLH t TLH 0% 90% 0% 90% t f CC GND t PHL t THL DIRECTION OUTPUT ENABLE A OR B A OR B t PZL t PZH t PLZ t PHZ 0% 90% CC GND CC GND HIGH IMPEDANCE OL OH HIGH IMPEDANCE Figure 3. Switching Waveform Figure 4. Switching Waveform TEST POINT TEST POINT DEICE UNDER TEST OUTPUT C L * DEICE UNDER TEST OUTPUT k C L * CONNECT TO CC WHEN TESTING t PLZ AND t PZL. CONNECT TO GND WHEN TESTING t PHZ AND t PZH. *Includes all probe and jig capacitance *Includes all probe and jig capacitance Figure 5. Test Circuit Figure 6. Test Circuit 5

A 2 8 B A2 3 7 B2 A3 4 6 B3 A4 5 A DATA PORT A5 6 B4 B DATA PORT 4 B5 A6 7 3 B6 A7 8 2 B7 A8 9 B8 DIRECTION OUTPUT ENABLE Figure 7. Expanded Logic Diagram 6

PACKAGE DIMENSIONS TSSOP 20 CASE 948E 02 ISSUE C 5 (0.006) T L 5 (0.006) T U 2X L/2 PIN IDENT U S S C 20 00 (0.004) T SEATING PLANE 20X K REF 0 (0.004) M T U S S 0 A D G H B U J J K K ÍÍÍÍ ÍÍÍÍ SECTION N N N 0.25 (0.00) M N F DETAIL E DETAIL E W NOTES:. DIMENSIONING AND TOLERANCING PER ANSI YM, 82. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 5 (0.006) PER SIDE. 4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.00) PER SIDE. 5. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. 6. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. 7. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE W. MILLIMETERS INCHES DIM MIN MAX MIN MAX A 6.40 6.60 0.252 0.260 B 4.30 0 69 77 C.20 0.047 D 0.05 5 0.002 0.006 F 0.50 0.75 0.020 0.030 G 0.65 BSC 0.026 BSC H 0.27 0.37 0.0 0.0 J 0.09 0.20 0.004 0.008 J 0.09 6 0.004 0.006 K 9 0.30 0.007 0.02 K 9 0.25 0.007 0.00 L 6.40 BSC 0.252 BSC M 0 8 0 8 SOLDERING FOOTPRINT* 7.06 0.65 PITCH 6X 0.36 6X.26 DIMENSIONS: MILLIMETERS *For additional information on our Pb Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. 7

ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, coequential or incidental damages. Typical parameters which may be provided in SCILLC data sheets and/or specificatio can and do vary in different applicatio and actual performance may vary over time. All operating parameters, including Typicals must be validated for each customer application by customer s technical experts. SCILLC does not convey any licee under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applicatio intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless agait all claims, costs, damages, and expees, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. PUBLICATION ORDERING INFORMATION LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 563, Denver, Colorado 8027 USA Phone: 303 675 275 or 800 344 3860 Toll Free USA/Canada Fax: 303 675 276 or 800 344 3867 Toll Free USA/Canada Email: orderlit@oemi.com N. American Technical Support: 800 282 9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 42 33 790 290 Japan Customer Focus Center Phone: 8 3 5773 3850 8 ON Semiconductor Website: www.oemi.com Order Literature: http://www.oemi.com/orderlit For additional information, please contact your local Sales Representative 74HC245/D