In data sheets and application notes which still contain NXP or Philips Semiconductors references, use the references to Nexperia, as shown below.

Similar documents
10-bit bus switch with 5-bit output enables. The CBT3384 is characterized for operation from 40 C to +85 C.

10-bit level shifting bus switch with 5-bit output enables. The CBTD3384 is characterized for operation from 40 C to +85 C.

BF908; BF908R IMPORTANT NOTICE. use

2-input AND gate with open-drain output. The 74AHC1G09 is a high-speed Si-gate CMOS device.

2-input EXCLUSIVE-OR gate

Temperature range Name Description Version XC7SET32GW 40 C to +125 C TSSOP5 plastic thin shrink small outline package; 5 leads; body width 1.

Octal bus transceiver; 3-state

The 74LV08 provides a quad 2-input AND function.

74VHC08; 74VHCT08. The 74VHC08; 74VHCT08 provide the quad 2-input AND function.

XC7SET General description. 2. Features. 3. Applications. Ordering information. Inverting Schmitt trigger

The 74LVC1G02 provides the single 2-input NOR function.

74LVT125; 74LVTH General description. 2. Features. 3. Quick reference data. 3.3 V quad buffer; 3-state

74HC1G02; 74HCT1G02. The standard output currents are half those of the 74HC02 and 74HCT02.

74HC1G86; 74HCT1G86. 2-input EXCLUSIVE-OR gate. The standard output currents are half those of the 74HC/HCT86.

74HC1GU04GV. 1. General description. 2. Features. 3. Ordering information. Marking. 5. Functional diagram. Inverter

The 74LV32 provides a quad 2-input OR function.

74AHC2G126; 74AHCT2G126

74AHC1G00; 74AHCT1G00

74AHC244; 74AHCT244. Octal buffer/line driver; 3-state. The 74AHC244; 74AHCT244 is a high-speed Si-gate CMOS device.

74AHC86; 74AHCT86. Quad 2-input EXCLUSIVE-OR gate. The 74AHC86; 74AHCT86 provides a 2-input exclusive-or function.

74AHC125; 74AHCT125. Quad buffer/line driver; 3-state

74AHC541; 74AHCT541. Octal buffer/line driver; 3-state. The 74AHC541; 74AHCT541 is a high-speed Si-gate CMOS device.

74HC2G34; 74HCT2G34. The 74HC2G34; 74HCT2G34 is a high-speed Si-gate CMOS device. The 74HC2G34; 74HCT2G34 provides two buffers.

74AHC02; 74AHCT02. The 74AHC02; 74AHCT02 provides a quad 2-input NOR function.

The 74LVC1G11 provides a single 3-input AND gate.

74LV General description. 2. Features. 3. Applications. 8-bit serial-in/serial-out or parallel-out shift register; 3-state

74HC02; 74HCT02. The 74HC02; 74HCT02 provides a quad 2-input NOR function.

74LV General description. 2. Features. 8-bit addressable latch

Dual 2-to-4 line decoder/demultiplexer

Dual 3-channel analog multiplexer/demultiplexer with supplementary switches

74AHC1G14; 74AHCT1G14

Temperature range Name Description Version 74LVC74AD 40 C to +125 C SO14 plastic small outline package; 14 leads;

HEF4028B. 1. General description. 2. Features. 3. Applications. 4. Ordering information. BCD to decimal decoder

Octal D-type transparent latch; 3-state

74AHC14; 74AHCT14. Hex inverting Schmitt trigger

74HC1G125; 74HCT1G125

Octal buffer/line driver; 3-state

74HC3G14; 74HCT3G14. Triple inverting Schmitt trigger. The 74HC3G14; 74HCT3G14 is a high-speed Si-gate CMOS device.

Quad bus transceiver; 3-state. The output enable inputs (OEA and OEB) can be used to isolate the buses.

74AHC373; 74AHCT373. Octal D-type transparant latch; 3-state

74HC238; 74HCT to-8 line decoder/demultiplexer

Dual buffer/line driver; 3-state

Dual JK flip-flop with reset; negative-edge trigger

74LVC125A. 1. General description. 2. Features and benefits. Quad buffer/line driver with 5 V tolerant input/outputs; 3-state

74AUP1G04-Q100. The 74AUP1G04-Q100 provides the single inverting buffer.

74LVC General description. 2. Features and benefits. Ordering information. Octal D-type flip-flop with data enable; positive-edge trigger

Dual buffer/line driver; 3-state

74HC244; 74HCT244. Octal buffer/line driver; 3-state

74HC368; 74HCT368. Hex buffer/line driver; 3-state; inverting

The 74LV08 provides a quad 2-input AND function.

74LVC1G125-Q100. Bus buffer/line driver; 3-state

74AHC259; 74AHCT259. The 74AHC259; 74AHCT259 has four modes of operation:

Octal buffer/line driver with 5 V tolerant inputs/outputs; 3-state

74LVT244B; 74LVTH244B

In data sheets and application notes which still contain NXP or Philips Semiconductors references, use the references to Nexperia, as shown below.

74HC541; 74HCT541. Octal buffer/line driver; 3-state

Hex inverter with open-drain outputs

The 74HC21 provide the 4-input AND function.

The 74AXP1G04 is a single inverting buffer.

74LVU General description. 2. Features. 3. Applications. Hex inverter

Hex inverting Schmitt trigger with 5 V tolerant input

74AVC16374-Q General description. 2. Features and benefits. 16-bit edge triggered D-type flip-flop; 3.6 V tolerant; 3-state

74AVC20T245-Q General description. 2. Features and benefits

Low-power dual Schmitt trigger inverter

74HC365; 74HCT365. Hex buffer/line driver; 3-state

The 74ABT125 high-performance BiCMOS device combines low static and dynamic power dissipation with high speed and high output drive.

74HC366; 74HCT366. Hex buffer/line driver; 3-state; inverting

74ALVC bit dual supply translating transciever; 3-state. This device can be used as two 8-bit transceivers or one 16-bit transceiver.

74LVC126A. 1. General description. 2. Features and benefits. 3. Ordering information. Quad buffer/line driver with 5 V tolerant input/outputs; 3-state

74HC126; 74HCT126. Quad buffer/line driver; 3-state

DISCRETE SEMICONDUCTORS DATA SHEET. BF996S N-channel dual-gate MOS-FET. Product specification File under Discrete Semiconductors, SC07

Octal bus transceiver; 3-state

74LVC1G18 1-of-2 non-inverting demultiplexer with 3-state deselected output Rev. 3 2 December 2016 Product data sheet 1. General description

The 74AUP2G34 provides two low-power, low-voltage buffers.

74CBTLVD bit level-shifting bus switch with output enable

Bus buffer/line driver; 3-state

74HC253; 74HCT253. Dual 4-input multiplexer; 3-state

The 74AVC16374 is designed to have an extremely fast propagation delay and a minimum amount of power consumption.

74HC4050-Q100. Hex non-inverting HIGH-to-LOW level shifter

Low-power configurable multiple function gate

74AHC1G66; 74AHCT1G66

74HC151-Q100; 74HCT151-Q100

8-bit binary counter with output register; 3-state

74HC594; 74HCT bit shift register with output register

74LVC1G79-Q100. Single D-type flip-flop; positive-edge trigger. The 74LVC1G79_Q100 provides a single positive-edge triggered D-type flip-flop.

74HC245; 74HCT245. Octal bus tranceiver; 3-state. The 74HC245; 74HCT245 is similar to the 74HC640; 74HCT640 but has true (non-inverting) outputs.

74HC30-Q100; 74HCT30-Q100

In data sheets and application notes which still contain NXP or Philips Semiconductors references, use the references to Nexperia, as shown below.

74ALVC04. 1 General description. 2 Features and benefits. 3 Ordering information. Hex inverter

74HC03-Q100; 74HCT03-Q100

74HC2G08-Q100; 74HCT2G08-Q100

74ALVCH V/3.3 V 16-bit D-type transparent latch; 3-state

74LVC07A-Q100. Hex buffer with open-drain outputs

74HC1G08; 74HCT1G08. 1 General description. 2 Features. 3 Ordering information. 2-input AND gate

74HC30; 74HCT General description. 2. Features and benefits. 3. Ordering information. 8-input NAND gate

74HC280; 74HCT bit odd/even parity generator/checker

In data sheets and application notes which still contain NXP or Philips Semiconductors references, use the references to Nexperia, as shown below.

In data sheets and application notes which still contain NXP or Philips Semiconductors references, use the references to Nexperia, as shown below.

8-channel analog multiplexer/demultiplexer. For operation as a digital multiplexer/demultiplexer, V EE is connected to V SS (typically ground).

2-input single supply translating NAND gate

Transcription:

Imprtant ntice Dear Custmer, On 7 February 2017 the frmer NXP Standard Prduct business became a new cmpany with the tradename Nexperia. Nexperia is an industry leading supplier f Discrete, Lgic and PwerMOS semicnductrs with its fcus n the autmtive, industrial, cmputing, cnsumer and wearable applicatin markets In data sheets and applicatin ntes which still cntain NXP r Philips Semicnductrs references, use the references t Nexperia, as shwn belw. Instead f http://www.nxp.cm, http://www.philips.cm/ r http://www.semicnductrs.philips.cm/, use http://www.nexperia.cm Instead f sales.addresses@www.nxp.cm r sales.addresses@www.semicnductrs.philips.cm, use salesaddresses@nexperia.cm (email) Replace the cpyright ntice at the bttm f each page r elsewhere in the dcument, depending n the versin, as shwn belw: - NXP N.V. (year). ll rights reserved r Kninklijke Philips Electrnics N.V. (year). ll rights reserved Shuld be replaced with: - Nexperia B.V. (year). ll rights reserved. If yu have any questins related t the data sheet, please cntact ur nearest sales ffice via e-mail r telephne (details via salesaddresses@nexperia.cm). Thank yu fr yur cperatin and understanding, Kind regards, Team Nexperia

Rev. 06 2 Nvember 2009 Prduct data sheet 1. General descriptin 2. Features 3. Ordering infrmatin The prvides ten bits f high-speed TTL-cmpatible bus switching. The lw ON resistance f the switch allws cnnectins t be made with minimal prpagatin delay. The device is rganized as tw 5-bit bus switches with tw separate utput enable (1OE, 2OE) inputs. When noe is LOW, the switch is n and prt is cnnected t the B prt. When noe is HIGH, each switch is disabled. The is characterized fr peratin frm 40 C t +5 C. 5 Ω switch cnnectin between tw prts TTL-cmpatible cntrl input levels Multiple package ptins See CBTD334 fr with level shifting dides Latch-up prtectin exceeds 100 m per JESD7 ESD prtectin: HBM JESD22-114E exceeds 2000 V CDM JESD22-C101C exceeds 1000 V Table 1. Ordering infrmatin Type number Package Temperature range Name Descriptin Versin D 40 C t +5 C SO24 plastic small utline package; 24 leads; bdy width 7.5 mm SOT137-1 DB 40 C t +5 C SSOP24 plastic shrink small utline package; 24 leads; SOT340-1 bdy width 5.3 mm DK 40 C t +5 C SSOP24 [1] plastic shrink small utline package; 24 leads; bdy width 3.9 mm; lead pitch 0.635 mm SOT556-1 PW 40 C t +5 C TSSOP24 plastic thin shrink small utline package; 24 leads; bdy width 4.4 mm SOT355-1 [1] ls knwn as QSOP24 package

4. Functinal diagram 3 11 2 1B1 11 15 10 1B5 1 1OE 14 21 15 2B1 22 25 13 2OE 23 2B5 001aak77 Fig 1. Lgic diagram 5. Pinning infrmatin 5.1 Pinning 1OE 1 24 V CC 1OE 1 24 V CC 1B1 2 23 2B5 1B1 2 23 2B5 11 3 22 25 11 3 22 25 12 4 21 24 12 4 21 24 1B2 5 20 2B4 1B2 5 20 2B4 1B3 6 19 2B3 1B3 6 19 2B3 13 7 1 23 13 7 1 23 14 17 22 14 17 22 1B4 9 16 2B2 1B4 9 16 2B2 1B5 10 15 2B1 1B5 10 15 2B1 15 11 14 21 15 11 14 21 GND 12 13 2OE GND 12 13 2OE 001aak7 001aak79 Fig 2. Pin cnfiguratin fr SO24 (SOT137-1) Fig 3. Pin cnfiguratin fr SSOP24 (SOT340-1) and TSSOP24 (SOT355-1) _6 NXP B.V. 2009. ll rights reserved. Prduct data sheet Rev. 06 2 Nvember 2009 2 f 14

1OE 1 24 V CC 1B1 2 23 2B5 11 3 22 25 12 4 21 24 1B2 5 20 2B4 1B3 6 19 2B3 13 7 1 23 14 17 22 1B4 9 16 2B2 1B5 10 15 2B1 15 11 14 21 GND 12 13 2OE 001aak0 Fig 4. Pin cnfiguratin fr SSOP24 (SOT556-1) 5.2 Pin descriptin Table 2. Pin descriptin Symbl Pin Descriptin 1OE, 2OE 1, 13 utput enable input (active LOW) 11 t 15 3, 4, 7,, 11 data input/utput ( prt) 21 t 25 14, 17, 1, 21, 22 data input/utput ( prt) 1B1 t 1B5 2, 5, 6, 9, 10 data input/utput (B prt) 2B1 t 2B5 15, 16, 19, 20, 23 data input/utput (B prt) GND 12 grund (0 V) V CC 24 psitive supply vltage 6. Functinal descriptin Table 3. Functin selectin [1] Input Input/utput 1OE 2OE 1n, 1Bn 2n, 2Bn L L 1n = 1Bn 2n = 2Bn L H 1n = 1Bn Z H L Z 2n = 2Bn H H Z Z [1] H = HIGH vltage level; L = LOW vltage level; Z = high-impedance OFF-state. _6 NXP B.V. 2009. ll rights reserved. Prduct data sheet Rev. 06 2 Nvember 2009 3 f 14

7. Limiting values Table 4. Limiting values In accrdance with the bslute Maximum Rating System (IEC 60134). [1] T amb = 40 C t +5 C, unless therwise specified. Symbl Parameter Cnditins Min Max Unit V CC supply vltage 0.5 +7.0 V V I input vltage [2] 0.5 +7.0 V I O utput current V O <0V - ±12 m I IK input clamping current V I/O =0V 50 - m T stg strage temperature 65 +150 C [1] Stresses beynd thse listed may cause permanent damage t the device. These are stress ratings nly and functinal peratin f the device at these r any ther cnditins beynd thse indicated under Sectin. is nt implied. Expsure t abslute-maximum-rated cnditins fr extended perids may affect device reliability. [2] The input and utput negative-vltage ratings may be exceeded if the input and utput clamp-current ratings are bserved.. Recmmended perating cnditins Table 5. Operating cnditins ll unused cntrl inputs f the device must be held at V CC r GND t ensure prper device peratin. Symbl Parameter Cnditins Min Typ Max Unit V CC supply vltage 4.5-5.5 V V IH HIGH-state input vltage 2.0 - - V V IL LOW-state input vltage - - 0. V T amb ambient temperature perating in free air 40 - +5 C 9. Static characteristics Table 6. Static characteristics Vltages are referenced t GND (grund = 0 V). Symbl Parameter Cnditins T amb = 40 C t +5 C Unit Min Typ [1] Max V IK input clamping vltage V CC = 4.5 V; I I = 1 m - - 1.2 V I I input leakage current V CC = 5.5 V; V I = GND r 5.5 V - - ±1 µ I CC supply current V CC = 5.5 V; I O = 0 m; - - 3 µ V I =V CC r GND I CC additinal supply current per input pin; V CC = 5.5 V; ne input at [2] - - 2.5 m 3.4 V, ther inputs at V CC r GND V pass pass vltage utput HIGH; V I =V CC = 5.0 V; 3.6 3.9 4.2 V I O = 100 µ C I input capacitance cntrl pins; V I = 3 V r 0 V - 4.0 - pf C i(ff) ff-state input/utput capacitance prt ff; V I = 3 V r 0 V; noe = V CC - 10.0 - pf _6 NXP B.V. 2009. ll rights reserved. Prduct data sheet Rev. 06 2 Nvember 2009 4 f 14

Table 6. Static characteristics cntinued Vltages are referenced t GND (grund = 0 V). Symbl Parameter Cnditins T amb = 40 C t +5 C Unit Min Typ [1] Max R ON ON resistance V CC = 4.5 V; V I =0V; I I =64m [3] - 5 7 Ω V CC = 4.5 V; V I =0V; I I =30m [3] - 5 7 Ω V CC = 4.5 V; V I = 2.4 V; I I = 15 m [3] - 10 15 Ω [1] ll typical values are at V CC =5V, T amb =25 C. [2] This is the increase in supply current fr each input that is at the specified TTL vltage level rather than V CC r GND. [3] Measured by the vltage drp between the nn and the nbn terminals at the indicated current thrugh the switch. ON resistance is determined by the lwest vltage f the tw (nn r nbn) terminals. 10. Dynamic characteristics Table 7. Dynamic characteristics Vltages are referenced t GND (grund = 0 V). Fr test circuit see Figure 7. Symbl Parameter Cnditins T amb = 25 C T amb = 40 C t +5 C Unit Min Typ Max Min Max t pd prpagatin delay nn, nbn t nbn, nn; see Figure 5 [1][2] V CC = 5.0 V ± 0.5 V - - - ns t PZH t PZL t PHZ t PLZ OFF-state t HIGH prpagatin delay OFF-state t LOW prpagatin delay HIGH t OFF-state prpagatin delay LOW t OFF-state prpagatin delay noe t nn r nbn; see Figure 6 V CC = 5.0 V ± 0.5 V 1.2 2.3 5.7 1.2 5.6 ns noe t nn r nbn; see Figure 6 V CC = 5.0 V ± 0.5 V 1.2 2.3 5.7 1.2 6.0 ns noe t nn r nbn; see Figure 6 V CC = 5.0 V ± 0.5 V 1.7 3.6 5.2 1.7 5.5 ns noe t nn r nbn; see Figure 6 V CC = 5.0 V ± 0.5 V 1.7 2.7 5.2 1.7 6.6 ns [1] The prpagatin delay is the calculated RC time cnstant f the typical ON resistance f the switch and the specified lad capacitance, when driven by an ideal vltage surce (zer utput impedance). [2] t pd is the same as t PLH and t PHL. _6 NXP B.V. 2009. ll rights reserved. Prduct data sheet Rev. 06 2 Nvember 2009 5 f 14

11. Wavefrms V I nn, nbn input GND t PHL t PLH V OH nbn, nn utput V OL 001aak1 Fig 5. Measurement pints are given in Table. Lgic levels: V OL and V OH are typical utput vltage levels that ccur with the utput lad. The data input (nn, nbn) t utput (nbn, nn) prpagatin delay times V I noe input GND t PLZ t PZL 3.5 V utput LOW t OFF OFF t LOW V OL V X t PHZ t PZH V OH utput HIGH t OFF OFF t HIGH GND utputs enabled V Y utputs disabled utputs enabled 001aak29 Fig 6. Measurement pints are given in Table. Lgic levels: V OL and V OH are typical utput vltage levels that ccur with the utput lad. Enable and disable times Table. Measurement pints Supply vltage Input Output V CC V I V X V Y V CC = 5.0 V ± 0.5 V GND t 3.0 V 1.5 V 1.5 V V OL + 0.3 V V OH 0.3 V _6 NXP B.V. 2009. ll rights reserved. Prduct data sheet Rev. 06 2 Nvember 2009 6 f 14

12. Test infrmatin V I negative pulse 0 V 90 % 10 % t W t f t r t r t f V I psitive pulse 0 V 10 % 90 % t W V EXT V CC G V I DUT V O RL RT CL RL 001aae331 Fig 7. Test data is given in Table 9. ll input pulses are supplied by generatrs having the fllwing characteristics: PRR 10 MHz; Z =50Ω. The utputs are measured ne at a time with ne transitin per measurement. Definitins fr test circuit: R L = Lad resistance. C L = Lad capacitance including jig and prbe capacitance. R T = Terminatin resistance shuld be equal t utput impedance Z f the pulse generatr. V EXT = External vltage fr measuring switching times. Test circuit fr measuring switching times Table 9. Test data Supply vltage Input Lad V EXT V I t r, t f C L R L t PLH, t PHL t PLZ, t PZL t PHZ, t PZH V CC = 5.0 V ± 0.5 V GND t 3.0 V 2.5 ns 50 pf 500 Ω pen 7.0 V pen _6 NXP B.V. 2009. ll rights reserved. Prduct data sheet Rev. 06 2 Nvember 2009 7 f 14

13. Package utline SO24: plastic small utline package; 24 leads; bdy width 7.5 mm SOT137-1 D E X c y H E v M Z 24 13 Q 2 1 ( ) 3 pin 1 index L L p 1 e b p 12 w M detail X 0 5 10 mm scale DIMENSIONS (inch dimensins are derived frm the riginal mm dimensins) UNIT mm inches max. 2.65 0.1 1 2 3 b p c D (1) E (1) e H (1) E L L p Q v w y Z 0.3 0.1 0.012 0.004 2.45 2.25 0.096 0.09 0.01 0.49 0.36 0.019 0.014 0.32 0.23 0.013 0.009 15.6 15.2 0.61 0.60 7.6 7.4 0.30 0.29 1.27 10.65 10.00 Nte 1. Plastic r metal prtrusins f 0.15 mm (0.006 inch) maximum per side are nt included. 0.05 0.419 0.394 1.4 0.055 1.1 0.4 0.043 0.016 1.1 1.0 0.043 0.039 0.1 0.01 0.01 0.004 0.9 0.4 0.035 0 0.016 OUTLINE VERSION REFERENCES IEC JEDEC JEIT EUROPEN PROJECTION ISSUE DTE SOT137-1 075E05 MS-013 99-12-27 03-02-19 Fig. Package utline SOT137-1 (SO24) _6 NXP B.V. 2009. ll rights reserved. Prduct data sheet Rev. 06 2 Nvember 2009 f 14

SSOP24: plastic shrink small utline package; 24 leads; bdy width 5.3 mm SOT340-1 D E X c y H E v M Z 24 13 Q pin 1 index 2 1 ( ) 3 L L p 1 12 detail X e b p w M 0 2.5 5 mm scale DIMENSIONS (mm are the riginal dimensins) UNIT 1 2 3 b p c D (1) E (1) e H (1) E L L p Q v w y Z max. mm 2 0.21 0.05 1.0 1.65 0.3 0.20 0.09.4.0 5.4 5.2 7.9 0.65 1.25 7.6 1.03 0.63 0.9 0.7 0.2 0.13 0.1 0. 0.4 0 Nte 1. Plastic r metal prtrusins f 0.2 mm maximum per side are nt included. OUTLINE VERSION REFERENCES IEC JEDEC JEIT SOT340-1 MO-150 EUROPEN PROJECTION ISSUE DTE 99-12-27 03-02-19 Fig 9. Package utline SOT340-1 (SSOP24) _6 NXP B.V. 2009. ll rights reserved. Prduct data sheet Rev. 06 2 Nvember 2009 9 f 14

SSOP24: plastic shrink small utline package; 24 leads; bdy width 3.9 mm; lead pitch 0.635 mm SOT556-1 D E X c y H E v M Z 24 13 2 1 ( ) 3 L p L 1 12 detail X e b p w M 0 2.5 5 mm scale DIMENSIONS (millimetre dimensins are derived frm the riginal inch dimensins) UNIT 1 2 3 b p c D (1) E (1) e H E L L p v w y Z max. (1) mm inches 1.73 0.06 0.10 0.009 0.0040 1.55 1.40 0.061 0.055 0.01 0.31 0.20 0.012 0.00 0.1 0.009 0.0075..6 0.344 0.337 4.0 3. 0.157 0.150 6.2 0.635 1 5. 0.244 0.025 0.22 0.041 0.9 0.41 0.035 0.016 0.1 0.1 0.01 0.007 0.004 1.05 0.66 0.040 0.026 0 0 Nte 1. Plastic r metal prtrusins f 0.2 mm (0.00 inch) maximum per side are nt included. OUTLINE VERSION REFERENCES IEC JEDEC JEIT EUROPEN PROJECTION ISSUE DTE SOT556-1 MO-137 99-12-27 03-02-1 Fig 10. Package utline SOT556-1 (SSOP24) _6 NXP B.V. 2009. ll rights reserved. Prduct data sheet Rev. 06 2 Nvember 2009 10 f 14

TSSOP24: plastic thin shrink small utline package; 24 leads; bdy width 4.4 mm SOT355-1 D E X c y H E v M Z 24 13 Q pin 1 index 2 1 ( ) 3 1 12 w M e b p L detail X L p 0 2.5 5 mm scale DIMENSIONS (mm are the riginal dimensins) UNIT 1 2 3 b p c D (1) E (2) e H (1) E L L p Q v w y Z max. mm 1.1 0.15 0.05 0.95 0.0 0.30 0.19 0.2 0.1 7.9 7.7 4.5 4.3 0.65 6.6 6.2 1 0.75 0.50 0.4 0.3 0.2 0.13 0.1 0.5 0.2 0 Ntes 1. Plastic r metal prtrusins f 0.15 mm maximum per side are nt included. 2. Plastic interlead prtrusins f mm maximum per side are nt included. OUTLINE VERSION REFERENCES IEC JEDEC JEIT SOT355-1 MO-153 EUROPEN PROJECTION ISSUE DTE 99-12-27 03-02-19 Fig 11. Package utline SOT355-1 (TSSOP24) _6 NXP B.V. 2009. ll rights reserved. Prduct data sheet Rev. 06 2 Nvember 2009 11 f 14

14. bbreviatins Table 10. crnym CDM DUT ESD FET HBM PRR TTL bbreviatins Descriptin Charged Device Mdel Device Under Test ElectrStatic Discharge Field Effect Transistr Human Bdy Mdel Pulse Rate Repetitin Transistr-Transistr Lgic 15. Revisin histry Table 11. Revisin histry Dcument ID Release date Data sheet status Change ntice Supersedes _6 20091102 Prduct data sheet - _5 Mdificatins: The frmat f this data sheet has been redesigned t cmply with the new identity guidelines f NXP Semicnductrs. Legal texts have been adapted t the new cmpany name where apprpriate. Changed: Table 6 Static characteristics a. Pass vltage values have changed. b. Undersht static current prtectin remved. Changed: Table 7 Dynamic characteristics a. Enable and disable times values have changed. _5 20011220 Prduct specificatin - _4 _4 20010319 Prduct specificatin - _3 _3 20001113 Prduct specificatin - _2 _2 2000012 Prduct specificatin - - _6 NXP B.V. 2009. ll rights reserved. Prduct data sheet Rev. 06 2 Nvember 2009 12 f 14

16. Legal infrmatin 16.1 Data sheet status Dcument status [1][2] Prduct status [3] Definitin Objective [shrt] data sheet Develpment This dcument cntains data frm the bjective specificatin fr prduct develpment. Preliminary [shrt] data sheet Qualificatin This dcument cntains data frm the preliminary specificatin. Prduct [shrt] data sheet Prductin This dcument cntains the prduct specificatin. [1] Please cnsult the mst recently issued dcument befre initiating r cmpleting a design. [2] The term shrt data sheet is explained in sectin Definitins. [3] The prduct status f device(s) described in this dcument may have changed since this dcument was published and may differ in case f multiple devices. The latest prduct status infrmatin is available n the Internet at URL http://www.nxp.cm. 16.2 Definitins Draft The dcument is a draft versin nly. The cntent is still under internal review and subject t frmal apprval, which may result in mdificatins r additins. NXP Semicnductrs des nt give any representatins r warranties as t the accuracy r cmpleteness f infrmatin included herein and shall have n liability fr the cnsequences f use f such infrmatin. Shrt data sheet shrt data sheet is an extract frm a full data sheet with the same prduct type number(s) and title. shrt data sheet is intended fr quick reference nly and shuld nt be relied upn t cntain detailed and full infrmatin. Fr detailed and full infrmatin see the relevant full data sheet, which is available n request via the lcal NXP Semicnductrs sales ffice. In case f any incnsistency r cnflict with the shrt data sheet, the full data sheet shall prevail. 16.3 Disclaimers General Infrmatin in this dcument is believed t be accurate and reliable. Hwever, NXP Semicnductrs des nt give any representatins r warranties, expressed r implied, as t the accuracy r cmpleteness f such infrmatin and shall have n liability fr the cnsequences f use f such infrmatin. Right t make changes NXP Semicnductrs reserves the right t make changes t infrmatin published in this dcument, including withut limitatin specificatins and prduct descriptins, at any time and withut ntice. This dcument supersedes and replaces all infrmatin supplied prir t the publicatin heref. Suitability fr use NXP Semicnductrs prducts are nt designed, authrized r warranted t be suitable fr use in medical, military, aircraft, space r life supprt equipment, nr in applicatins where failure r malfunctin f an NXP Semicnductrs prduct can reasnably be expected t result in persnal injury, death r severe prperty r envirnmental damage. NXP Semicnductrs accepts n liability fr inclusin and/r use f NXP Semicnductrs prducts in such equipment r applicatins and therefre such inclusin and/r use is at the custmer s wn risk. pplicatins pplicatins that are described herein fr any f these prducts are fr illustrative purpses nly. NXP Semicnductrs makes n representatin r warranty that such applicatins will be suitable fr the specified use withut further testing r mdificatin. Limiting values Stress abve ne r mre limiting values (as defined in the bslute Maximum Ratings System f IEC 60134) may cause permanent damage t the device. Limiting values are stress ratings nly and peratin f the device at these r any ther cnditins abve thse given in the Characteristics sectins f this dcument is nt implied. Expsure t limiting values fr extended perids may affect device reliability. Terms and cnditins f sale NXP Semicnductrs prducts are sld subject t the general terms and cnditins f cmmercial sale, as published at http://www.nxp.cm/prfile/terms, including thse pertaining t warranty, intellectual prperty rights infringement and limitatin f liability, unless explicitly therwise agreed t in writing by NXP Semicnductrs. In case f any incnsistency r cnflict between infrmatin in this dcument and such terms and cnditins, the latter will prevail. N ffer t sell r license Nthing in this dcument may be interpreted r cnstrued as an ffer t sell prducts that is pen fr acceptance r the grant, cnveyance r implicatin f any license under any cpyrights, patents r ther industrial r intellectual prperty rights. Exprt cntrl This dcument as well as the item(s) described herein may be subject t exprt cntrl regulatins. Exprt might require a prir authrizatin frm natinal authrities. 16.4 Trademarks Ntice: ll referenced brands, prduct names, service names and trademarks are the prperty f their respective wners. 17. Cntact infrmatin Fr mre infrmatin, please visit: http://www.nxp.cm Fr sales ffice addresses, please send an email t: salesaddresses@nxp.cm _6 NXP B.V. 2009. ll rights reserved. Prduct data sheet Rev. 06 2 Nvember 2009 13 f 14

1. Cntents 1 General descriptin...................... 1 2 Features............................... 1 3 Ordering infrmatin..................... 1 4 Functinal diagram...................... 2 5 Pinning infrmatin...................... 2 5.1 Pinning............................... 2 5.2 Pin descriptin......................... 3 6 Functinal descriptin................... 3 7 Limiting values.......................... 4 Recmmended perating cnditins........ 4 9 Static characteristics..................... 4 10 Dynamic characteristics.................. 5 11 Wavefrms............................. 6 12 Test infrmatin......................... 7 13 Package utline......................... 14 bbreviatins.......................... 12 15 Revisin histry........................ 12 16 Legal infrmatin....................... 13 16.1 Data sheet status...................... 13 16.2 Definitins............................ 13 16.3 Disclaimers........................... 13 16.4 Trademarks........................... 13 17 Cntact infrmatin..................... 13 1 Cntents.............................. 14 Please be aware that imprtant ntices cncerning this dcument and the prduct(s) described herein, have been included in sectin Legal infrmatin. NXP B.V. 2009. ll rights reserved. Fr mre infrmatin, please visit: http://www.nxp.cm Fr sales ffice addresses, please send an email t: salesaddresses@nxp.cm Date f release: 2 Nvember 2009 Dcument identifier: _6