INTEGRATED CIRCUITS. For a complete data sheet, please also download:

Similar documents
In data sheets and application notes which still contain NXP or Philips Semiconductors references, use the references to Nexperia, as shown below.

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:


INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

In data sheets and application notes which still contain NXP or Philips Semiconductors references, use the references to Nexperia, as shown below.

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

In data sheets and application notes which still contain NXP or Philips Semiconductors references, use the references to Nexperia, as shown below.

In data sheets and application notes which still contain NXP or Philips Semiconductors references, use the references to Nexperia, as shown below.

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:


INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

In data sheets and application notes which still contain NXP or Philips Semiconductors references, use the references to Nexperia, as shown below.


INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

74LV373 Octal D-type transparent latch (3-State)

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

DATA SHEET. HEF4543B MSI BCD to 7-segment latch/decoder/driver. For a complete data sheet, please also download: INTEGRATED CIRCUITS

74LVC573 Octal D-type transparent latch (3-State)

DATA SHEET. HEF4543B MSI BCD to 7-segment latch/decoder/driver. For a complete data sheet, please also download: INTEGRATED CIRCUITS

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

CD4511BC BCD-to-7 Segment Latch/Decoder/Driver

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

In data sheets and application notes which still contain NXP or Philips Semiconductors references, use the references to Nexperia, as shown below.

74LV393 Dual 4-bit binary ripple counter

74LVC823A 9-bit D-type flip-flop with 5-volt tolerant inputs/outputs; positive-edge trigger (3-State)

Octal buffer/line driver (3-State)

74HC General description. 2. Features. 3-to-8 line decoder, demultiplexer with address latches; inverting. Product data sheet

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. 74LV stage binary ripple counter. Product specification 1998 Jun 23 IC24 Data Handbook

INTEGRATED CIRCUITS. 74LV273 Octal D-type flip-flop with reset; positive-edge trigger. Product specification 1997 Apr 07 IC24 Data Handbook

74HC General description. 2. Features. 3-to-8 line decoder, demultiplexer with address latches; inverting

4-bit magnitude comparator

INTEGRATED CIRCUITS. 74LV688 8-bit magnitude comparator. Product specification Supersedes data of 1997 May 15 IC24 Data Handbook.

INTEGRATED CIRCUITS. 74F85 4-bit magnitude comparator. Product specification 1994 Sep 27 IC15 Data Handbook. Philips Semiconductors

INTEGRATED CIRCUITS. 74LV259 8-bit addressable latch. Product specification Supersedes data of 1997 Jun 06 IC24 Data Handbook.

INTEGRATED CIRCUITS. 74LV00 Quad 2-input NAND gate. Product specification Supersedes data of 1998 Apr 13 IC24 Data Handbook.

MM74HCT573 MM74HCT574 Octal D-Type Latch 3-STATE Octal D-Type Flip-Flop

74LV74 Dual D-type flip-flop with set and reset; positive-edge trigger

INTEGRATED CIRCUITS. 74LVC138A 3-to-8 line decoder/demultiplexer; inverting. Product specification 1998 Apr 28

MM74HC259 8-Bit Addressable Latch/3-to-8 Line Decoder

INTEGRATED CIRCUITS. For a complete data sheet, please also download: The IC06 74HC/HCT/HCU/HCMOS Logic Family Specifications

74LVC574A Octal D-type flip-flop with 5-volt tolerant inputs/outputs; positive edge-trigger (3-State)

M74HC147TTR 10 TO 4 LINE PRIORITY ENCODER

HCF4543B BCD-TO-7-SEGMENT LATCH/DECODER/LCD DRIVER

BCD to 7-segment latch/decoder/driver

BCD to 7-segment latch/decoder/driver

INTEGRATED CIRCUITS. 74ALS11A Triple 3-Input AND gate. Product specification 1991 Feb 08 IC05 Data Handbook

Quad bus transceiver; 3-state. The output enable inputs (OEA and OEB) can be used to isolate the buses.

74HC573; 74HCT573. Octal D-type transparent latch; 3-state. The 74HC573; 74HCT573 is functionally identical to:

DATA SHEET. HEF4724B MSI 8-bit addressable latch. For a complete data sheet, please also download: INTEGRATED CIRCUITS

NTE74HC165 Integrated Circuit TTL High Speed CMOS, 8 Bit Parallel In/Serial Out Shift Register

MM74C150 MM82C19 16-Line to 1-Line Multiplexer 3-STATE 16-Line to 1-Line Multiplexer

The 74HC21 provide the 4-input AND function.

74HC573; 74HCT573. Octal D-type transparent latch; 3-state. The 74HC573; 74HCT573 is functionally identical to:

DATA SHEET. HEF4894B 12-stage shift-and-store register LED driver. For a complete data sheet, please also download: INTEGRATED CIRCUITS

Dual D Flip-Flop with Set and Reset High-Speed Silicon-Gate CMOS

74ALVCH bit universal bus transceiver (3-State)

MM74C373 MM74C374 3-STATE Octal D-Type Latch 3-STATE Octal D-Type Flip-Flop

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

DATA SHEET. HEF4514B MSI 1-of-16 decoder/demultiplexer with input latches. For a complete data sheet, please also download: INTEGRATED CIRCUITS

NTE74HC173 Integrated Circuit TTL High Speed CMOS, 4 Bit D Type Flip Flop with 3 State Outputs

Digital Circuits Labs J. Stanley Warford

MM74HC151 8-Channel Digital Multiplexer

HCC4543B HCF4543B BCD-TO-7 SEGMENT LATCH/DECODER/LCD DRIVER HCC/HCF4543B

74HC4051; 74HCT channel analog multiplexer/demultiplexer

74HC32. Quad 2 Input OR Gate. High Performance Silicon Gate CMOS

8-bit binary counter with output register; 3-state

DATA SHEET. HEF4031B MSI 64-stage static shift register. For a complete data sheet, please also download: INTEGRATED CIRCUITS

74HC393; 74HCT393. Dual 4-bit binary ripple counter

74ABT899 9-bit dual latch transceiver with 8-bit parity generator/checker (3-State)

74HC257; 74HCT257. Quad 2-input multiplexer; 3-state

M74HC4543TTR BCD TO 7 SEGMENT LATCH/DECODER/LCD DRIVER

Transcription:

INTEGRATED CIRCUITS DATA SEET For a complete data sheet, please also download: The IC6 74C/CT/CU/CMOS ogic Family Specifications The IC6 74C/CT/CU/CMOS ogic Package Information The IC6 74C/CT/CU/CMOS ogic Package Outlines 74C/CT4511 BCD to 7-segment latch/decoder/driver File under Integrated Circuits, IC6 December 199

74C/CT4511 FEATURES atch storage of BCD inputs Blanking input amp test input Driving common cathode ED displays Guaranteed 1 ma drive capability per output Output capability: non-standard I CC category: MSI GENERA DESCRIPTION The 74C/CT4511 are high-speed Si-gate CMOS devices and are pin compatible with 4511 of the 4B series. They are specified in compliance with JEDEC standard no. 7A. The 74C/CT4511 are BCD to 7-segment latch/decoder/drivers with four address inputs (D 1 to D 4 ), an active OW latch enable input (E), an active OW ripple blanking input (BI), an active OW lamp test input (T), and seven active IG segment outputs (Q a to Q g ). When E is OW, the state of the segment outputs (Q a to Q g ) is determined by the data on D 1 to D 4. When E goes IG, the last data present on D 1 to D 4 are stored in the latches and the segment outputs remain stable. When T is OW, all the segment outputs are IG independent of all other input conditions. With T IG, a OW on BI forces all segment outputs OW. The inputs T and BI do not affect the latch circuit. APPICATIONS Driving ED displays Driving incandescent displays Driving fluorescent displays Driving CD displays Driving gas discharge displays QUICK REFERENCE DATA GND = V; T amb =25 C; t r =t f = 6 ns TYPICA SYMBO PARAMETER CONDITIONS C CT UNIT t P / t P propagation delay C = 15 pf; V CC =5 V D n to Q n 24 24 ns E to Q n 23 24 ns BI to Q n 19 2 ns T to Q n 12 13 ns C I input capacitance 3.5 3.5 pf C PD power dissipation capacitance per latch notes 1 and 2 64 64 pf Notes 1. C PD is used to determine the dynamic power dissipation (P D in µw): P D =C PD V 2 CC f i + (C V 2 CC f o ) where: f i = input frequency in Mz f o = output frequency in Mz (C V 2 CC f o ) = sum of outputs C = output load capacitance in pf V CC = supply voltage in V 2. For C the condition is V I = GND to V CC For CT the condition is V I = GND to V CC 1.5 V December 199 2

74C/CT4511 ORDERING INFORMATION See 74C/CT/CU/CMOS ogic Package Information. PIN DESCRIPTION PIN NO. SYMBO NAME AND FUNCTION 3 T lamp test input (active OW) 4 BI ripple blanking input (active OW) 5 E latch enable input (active OW) 7, 1, 2, 6 D 1 to D 4 BCD address inputs 8 GND ground ( V) 13, 12, 11, 1, 9, 15, 14 Q a to Q g segments outputs 16 V CC positive supply voltage Fig.1 Pin configuration. Fig.2 ogic symbol. Fig.3 IEC logic symbol. December 199 3

December 199 4 Philips Semiconductors 74C/CT4511 FUNCTION TABE Note 1. Depends upon the BCD-code applied during the OW-to-IG transition of E. = IG voltage level = OW voltage level X = don t care INPUTS OUTPUTS DISPAY E BI T D 4 D 3 D 2 D 1 Q a Q b Q c Q d Q e Q f Q g X X X X X X 8 X X X X X blank 1 2 3 4 5 6 7 8 9 blank blank blank blank blank blank X X X X (1) (1) Fig.4 Functional diagram.

74C/CT4511 Fig.5 ogic diagram. Fig.6 Segment designation. Fig.7 Display. December 199 5

74C/CT4511 DC CARACTERISTICS FOR 74C For the DC characteristics see 74C/CT/CU/CMOS ogic Family Specifications. Output capability: standard, excepting V O which is given below I CC category: MSI Non-standard DC characteristics for 74C Voltages are referenced to GND (ground = V) SYMBO PARAMETER V O IG level output voltage 3.98 3.6 V O IG level output voltage 5.6 5.48 4.8 T amb ( C) 74C +25 4 to +85 4 to +125 min. typ. max. min. max. min. max. 3.84 3.35 5.45 5.34 3.7 3.1 5.35 5.2 4.2 UNIT V CC (V) TEST CONDITIONS V I I O (ma) V V I or 7.5 V I 1. V 6. V I or 7.5 V I 1. 15. December 199 6

74C/CT4511 AC CARACTERISTICS FOR 74C GND = V; t r =t f = 6 ns; C = 5 pf SYMBO t P / t P t P / t P t P / t P t P / t P PARAMETER propagation delay 77 D n to Q n 28 22 propagation delay 74 E to Q n 27 22 propagation delay 61 BI to Q n 22 18 propagation delay 41 T to Q n 15 12 t T / t T output transition time 19 7 6 t W t su t h latch enable pulse width OW set-up time D n to E hold time D n to E T amb ( C) 74C +25 4 to +85 4 to +125 min. typ. max. min. max. min. max. 8 16 14 6 12 1 11 4 3 14 5 4 11 4 3 3 6 51 27 54 46 22 44 37 15 3 26 75 15 13 1 2 17 75 15 13 375 75 64 33 68 58 275 55 47 19 38 33 95 19 16 12 24 2 9 18 15 45 9 77 45 81 69 33 66 56 225 45 38 11 22 19 UNIT TEST CONDITIONS V CC (V) ns 2. 6. ns 2. 6. ns 2. 6. ns 2. 6. ns 2. 6. ns 2. 6. ns 2. 6. ns 2. 6. WAVEFORMS Fig.8 Fig.9 Fig.1 Fig.8 Figs 8, 9 and 1 Fig.9 Fig.11 Fig.11 December 199 7

74C/CT4511 DC CARACTERISTICS FOR 74CT For the DC characteristics see 74C/CT/CU/CMOS ogic Family Specifications. Output capability: standard, excepting V O which is given below I CC category: MSI Non-standard DC characteristics for 74CT Voltages are referenced to GND (ground = V) SYMBO PARAMETER V O IG level output voltage 3.98 3.6 T amb ( C) 74CT +25 4 to +85 4 to +125 min. typ. max. min. max. min. max. 3.84 3.35 3.7 3.1 UNIT V CC (V) TEST CONDITIONS V I I O (ma) V V I or V I 7.5 1. Note to CT types The value of additional quiescent supply current ( I CC ) for a unit load of 1 is given in the family specifications. To determine I CC per input, multiply this value by the unit load coefficient shown in the table below. INPUT UNIT OAD COEFFICIENT T, E 1.5 BI, D n.3 December 199 8

74C/CT4511 AC CARACTERISTICS FOR 74CT GND = V; t r =t f = 6 ns; C = 5 pf T amb ( C) TEST CONDITIONS 28 6 75 9 ns Fig.8 27 54 68 81 ns Fig.9 23 44 55 66 ns Fig.1 16 3 38 45 ns Fig.8 74CT SYMBO PARAMETER UNIT V WAVEFORMS +25 4 to +85 4 to +125 CC (V) min. typ. max. min. max. min. max. t P / t P propagation delay D n to Q n t P / t P propagation delay E to Q n t P / t P propagation delay BI to Q n t P / t P propagation delay T to Q n t T / t T output transition time 7 15 19 22 ns Figs 8, 9 and 1 t W latch enable pulse 16 5 2 24 ns Fig.9 width OW t su t h set-up time D n to E hold time D n to E 12 5 15 18 ns Fig.11 4 ns Fig.11 December 199 9

74C/CT4511 AC WAVEFORMS (1) C : V M = 5%; V I = GND to V CC. CT: V M = 1.3 V; V I = GND to 3 V. (1) C : V M = 5%; V I = GND to V CC. CT: V M = 1.3 V; V I = GND to 3 V. Fig.8 Waveforms showing the input (D n, T) to output (Q n ) propagation delays and the output transition times. Fig.9 Waveforms showing the input (E) to output (Q n ) propagation delays and the latch enable pulse width. The shaded areas indicate when the input is permitted to change for predictable output performance. (1) C : V M = 5%; V I = GND to V CC. CT: V M = 1.3 V; V I = GND to 3 V. (1) C : V M = 5%; V I = GND to V CC. CT: V M = 1.3 V; V I = GND to 3 V. Fig.1 Waveforms showing the input (BI) to output (Q n ) propagation delays. Fig.11 Waveforms showing the data set-up and hold times for D n input to E input. December 199 1

74C/CT4511 APPICATION DIAGRAMS Fig.12 Connection to common cathode ED display readout. Fig.13 Connection to common anode ED display readout. (1) A filament pre-warm resistor to reduce thermal shock and to increase effective cold resistance of the filament is recommended. Fig.14 Connection to incandescent display readout. Fig.15 Connection to fluorescent display readout. Fig.16 Connection to gas discharge display readout. Fig.17 Connection to CD display readout. (Direct DC drive is not recommended as it can shorten the life of CD displays). December 199 11

74C/CT4511 PACKAGE OUTINES See 74C/CT/CU/CMOS ogic Package Outlines. December 199 12

Mouser Electronics Authorized Distributor Click to View Pricing, Inventory, Delivery & ifecycle Information: NXP: 74C4511D,652 74C4511D,653 74C4511N,652 74CT4511N,652