Design Overview. Page 2 Power,Flash,SDcard User switch,reset switch. Page 3 Ethernet. Page 4 Audio. Page 5 USB. Page 6 JTAG,BOOTSW,LED,Header

Similar documents
CAN 1 CAN 2. CoiNel Technology Solutions LLP GND GND GND GND GND GND J1 JUMPER J2 JUMPER. 100nF. 100nF R2 120 R1 120 VDD 3 CAN1_H CAN2_H

DP CoiNel Technology Solutions LLP GND GND GND GND. ETH_RST is connected to P1.28 GND GND GND GND GND GND GND GND GND ED 1. Vcc O 3 GND IOGND 35

NOTE: please place R8 close to J1

Changed in Rev.3. Title. Revision: Size: A4 Number:

KEIm Baseboard. PAGE DESCRIPTION 1 Block Diagram, History 2 SoM Connector. 3 LCD Connector. 4 Ethernet. 5 UART 6 Analog 7 Peripheral 8 Power

8V Title SCHEMATIC, 8V89317EVB REV A. Date: Friday, June 14, Power Supply. XTAL Interface. 12.8MHz TCXO/OCXO LED Status IN1 OUT1

AML7266-H. Feature table. Block Thursday, February 12, 2009 AMLOGIC AML7266-H. Main Chip: Internal: Video: Audio: Interfaces: UART USB HOST RJ45

XO2 DPHY RX Resistor Networks

Block Diagram. Level Translators USB ICSP. Ethernet PoE. Atmega 32U4. 16MHz. User button Reset 32U4. Headers. Reset. Wi-Fi Module. Leds.

AS1117M3 or LM1117MPX-ADJ ADJ. C20 0.1uF + C56. + C57 10uF. 10 uf R K 1% R18 GND 10.0K 1%

D28 D28 1N4001 1N4001 R301 R375 R k. 10k R82 R82. 47k. 47k USB_IN. 20k. 20k R87 R87 +3V. C uF. C uF GND +1V8. C uF.

3 Different test points used in design: TPx - Test point pad. TPHx - Through Hole Pad Large (for standard 0.1" header). Also used on IO Matrix (IOMx)

J1B B1 B3 B5 B7 B9 B11 B13 B15 B17 B19 B21 B23 B25 B27 B29 B31 B33 B35 B37 B39 B41 B43 B45 B47 B49 B51 B53 B55 B57 VCC VCC USB_DET

Project: Date. Version. Items V1.01 C C. SIM Technology TITLE DRAWN BY PORJECT. SIM800C+SIM28M_VTS Reference CONTENT VER CHECKED BY SIZE V1.

PS2_B_CLOCK PS2_B_DATA PS2_A_CLOCK PS2_A_DATA UART_C_RXD UART_B_RXD UART_A_RXD UART_C_TXD UART_B_TXD UART_A_CTS UART_A_TXD UART_A_RTS GPIO[0:31]

Revisions. 2 Notes. 4 FXLC95000CL / MCU Circuit 5 Power and Battery Charger Circuit. KITFXLC95000EVM Drawn by:

RSC CHIP VDD P05 P03 P01 P04 VDD GND PWM0 AVDD VDD AVDD P0-2 P0-5 P0-1 P0-6 P0-4 P0.3 GND P00. Y1 3.58MHz P00 P01 AGND P01 P00 P02 P02 P07 P0-0 P0-7

0603/15p/10v L R/100MHz. 100nF/50V. 100nF/16V. 100nF/50V C105 C106 C108 C107 GND GND GND GND

Headers for all pins sorted by pin no. (unpopulated) TSX-1001 Cortex-M0. Oscillator 44MHz

OTG_FS_VBUS OTG_FS_N OTG_FS_P OTG_FS_ID OTG_FS_OC OTG_FS_PWR OTG_FS_VBUS OTG_FS_N OTG_FS_P OTG_FS_ID OTG_FS_OC OTG_FS_PWR OLLO_SLEEP OLLO_SLEEP

L13X DAUGHTER CARDS TABLE OF CONTENTS REV SL NO. TABLE OF CONTENTS VERSION VERSION HISTORY BLOCK DIAGRAM 4 UART-0 INTERFACE

LED POWER STAGE1 NOT_EN LED+ PWM LED- 12V. LED Power Stage LED POWER STAGE2 NOT_EN LED+ PWM LED- 12V. LED Power Stage LED POWER STAGE3 NOT_EN LED+ PWM

Reference Schematic for LAN9252-SPI/SQI+GPIO16 Mode

Intel Edison. 7V to 15V Brick Power Supply. 4.4V power supply and battery recharger UART 1 USB 0TG. EDISON BREAKOUT BOARD Title Title page

C uF T16 VDD T15 TMS TMS MCU_PORT_VDD T14 TDO TDO T13 JCOMP JCOMP PF3 T12 PF3 T11 VDDE3 5.0V PF4 T10 PF4 PJ5 PJ5 PF6 PF6 PF9 PF9 5.0V 5.

nrf52840-mdk V1.0 An Open-Source, Micro Development Kit for IoT Applications using the nrf52840 SoC Revision History Function Description Page Rev.

AS1117M3 or LM1117MPX-ADJ REG_VDD ADJ. C20 0.1uF U6. + C57 10uF R K 1% GND 3.92K 1%

DISPLAY 1 DISPLAY 2 a. a b. a f. a f. b g. c d. c d. 16 x 2 HD44780 BASED ALPHANUMERIC DISPLAY LCD 16 X 2

AXM88180-EVB-RTL8211E-1 SMDK2440 Demo Board Schematic Index

HF SuperPacker Pro 100W Amp Version 3

5V_EXT J3-1 J3-1 5CSX_4A_IO39 5CSX_4A_IO37 5CSX_4A_IO40 UART0_CTS 5CSX_4A_IO32 UART0_RTS 5CSX_4A_IO29. 5CSX_IOp0 5CSX_IOn0. 5CSX_IOp1 5CSX_IOn1

Reference Schematic for LAN9252-HBI-Multiplexed Mode

core Tiny6410.sch DM9000 DM9000-etc.sch AC97 AC97-etc.sch USB HUB USB-HUB.sch Tiny6410SDK 1103

CP2102 TESTAMATIC SYSTEMS POWER 5V TO 3.3V SECTION PINOUT CHECK DECOUPLING CAPACITORS. Btype USB connector TSPL_PPS_1 2.2

Revision History. EFM32 Wonder Gecko MCU Plugin. Rev. Description. Board Function. Page. EFM32 Wonder Gecko MCU Plugin Board

CONTENTS: REVISION HISTORY: NOTES:

Generated by Foxit PDF Creator Foxit Software For evaluation only.

Revisions. TRK-KEA128 Drawn by: Nov Original Release A. INZUNZA

EFM8BB3 USB Type-C 60 W Charger. Revision History. Board Function. Rev. Description. Title Page. A00 Prototype version. EFM8BB3 & User Interface

Virtex 5 FF1136 DUT. Single Ended Socket Clocks 2X. Differential SMA MGT Clocks 2X D. Differential SMA Clocks 2X. Upstream Connector.

SYMETRIX INC th Avenue West Lynnwood, WA USA REV: DATE:

Sirius-Rx-232. Sirius-Tx-232. SIRIUS-Rx. STATUS Prog RC-5. SIRIUS-Rx. Prog RCA-5 DAB-SDA DAB-SCL STAYUS AM-SMETER POWER-ON POWER-ON CE-PLL

B0549-SCH-01 RD VEGA STDP4028 (DVI to DPTx) Reference Design PCB# Revision History

U1-1 R5F72115D160FPV

Quickfilter Development Board, QF4A512 - DK

LO_TX LO_TX MIXER_OUT MIXER_OUT VCC5V VCC5V VCC3V3 VCC3V3 VCC5V_TX VCC5V_TX VCC5V VCC5V VCC12V_TX VCC12V_TX VCC3V3 VCC3V3 AGND

LED_POWER_STAGE1 PWM GND ADJ LED- -12V R2 RA. LED Power Stage LED_POWER_STAGE2 PWM GND ADJ LED- -12V R4 RB. LED Power Stage LED_POWER_STAGE3

ALEX +12VBUS PTC 1A J17 PTTOUT U1B 3V3 C IO_VB1N1_14/DIFFIO_L10p/FLASH_nCE/nCSO FLAGB NCS0 SLWR RUP3

1 INDEX & POWER, RESET 2 RF, SERVO & MPEG - MT1389E 3 MEMORY - SDRAM, FLASH/EEPROM 4 VIDEO OUT 5 AUDIO DAC WMA8766

Realtek Semiconductor Corp. Title RTL8213(M)_FHG_V1.0

Revisions. TWR-MEM Drawn by: Convert into FSL template 9/8/09

ZCRMZN00100KITG. Crimzon Development Board Kit. Product User Guide. Introduction. Kit Contents. Applying Power to Development Board

2 Notes 3 MC9S08LG32CLK 4 Touch Sensors 1 5 Touch Sensors 2 6 Power 7 OSBDM 8 USB COM

01 TITLE PAGE 02 MCU 03 DEBUG INTERFACE 05 POWER BRIDGE 06 MOSFET DRIVERS / VI SENSING XSKEAZ128REFDES

Note: Please refer to AX110xx Network SoC Application Design Note for more detailed information.

S08P-LITE. 1 Title Page 2 Block Diagram 3 MCU & Arduino Headers 4 OSBDM & Power Supply 5 On-board Peripherials S08P-LITE. 23-Jun-17. V3.

Block Diagram SGTL5000 PG. 3. Power PG. 8. Communication PG.6. I2S Signals PG.7. Analog Inputs PG.4. Analog Outputs PG.5.

HOSCO HOSCI AS M AS M C1 18P C2 18P C1 18P C2 18P GND VCC3 GPIOK7 R82 R82 10K A20 10K. #OffHook. FmHook #TRANSLED. VxBP 0.1U 0.

Virtex 5 FF1738 DUT. Single Ended Socket Clocks 2X. Differential SMA Clocks 2X. Differential SMA MGT Clocks 2X D. Upstream Connector.

SVS 5V & 3V. isplsi_2032lv

P&E Embedded Multilink Circuitry

CPU AML8613 USB HOST JTAG KEY CARD Block RCA-3 AUDIO 2CH COAX OUTPUT. pin140/tms pin141/tdi pin142/tck pin143/tdo

#1 10P/DIL NORTH #3 #3 #3 #3 #3 #3 #3 #3 R198 RES0603 RES0603 DNP DNP DNP RES0603 RES0603 RES SDI_N 3-SDO_N 3-ALERT_N 3-CS_N 3-SCLK_N 3-CONV_N

PCB NO. DM205A SOM-128-EX VER:0.6

Revisions. TWR-LCD-RGB Drawn by: Initial Release 15-JUL-11

ISA INTERFACE & POWER SELECTION Size Document Number Rev Custom. XR82C684 EVAL BOARD 1.2 Date: Monday, August 13, 2007 DO NOT INSTALL CON_AT62B

HIgh Voltage chip Analysis Circuit (HIVAC)

Revision History. EFR32 Mighty Gecko Dual PHY Radio Board. 2.4 GHz 13dBm / MHz 14 dbm, DCDC to PAVDD. Board Function Page. Rev.

DAC PLAY0 PLAY0 CT7601 DAC REC ADC REC RCA * 2. Power LDO RCA. RCA * 2 SPDIF output x2 RCA RCA RCA. Ext. MCU POR. PWM LED x 2. SPDIF input x 1.

X-USBPD-C-SHIELD. 2 Block Diagram 3 Type-C Connector 4 USB3/USB2 5 PTN5110 PD TCPC 6 Shield Headers 7 PD Source and Sink LS 8 3V3, 5V0, 1V8 Supplies

FREEDOM KE02Z. 1 Title 2 Block Diagram 3 KE02Z MCU. 4 OpenSDA INTERFACE. 5 I/O Headers and Power Supply. Initial Draft 02/01/13

For max 243 R2OUT is low when R2IN is disconnected enabling the MAX 489 (RS-485) This will not work if MAX232 is used!

+12V R16 100K +12V R17 100K R19 R18 100K 100K AVPP BVPP C21. C20 0.1uF. 0.1uF NOTES:

MSP430F16x Processor

RTL8211DG-VB/8211EG-VB Schematic

Virtex 5 FF1760 DUT. Differential SMA Clocks 2X D. Single Ended Socket Clocks 2X. Upstream Connector. Upstream. Power Bus and Switches 5V

Renesas Starter Kit for RL78/G13 CPU Board Schematics

THE UNIVERSITY OF NEWCASTLE University Drive Callaghan NSW 2308 Australia

+12V R17 100K +12V R18 100K R19 100K R20 100K AVPP BVPP. C21 0.1uF. C20 0.1uF NOTES:

POSWD0SWO POKBD0ROW0A GND POSDIO0D3 POLCD0NOE

ALEX +12VBUS PTC 1A J17 PTT U1B. 126 IO_VB1N1_14/DIFFIO_L10p/FLASH_nCE/nCSO FLAGB NCS0 SLWR. IO_VB1N1_9/DIFFIO_L7p/DQS2L/CQ3L/CDPCLK0 RUP3

12V SMPS_1_2 SMPS_4/5 SMPS6 VDD_CORE VDD_MPU VDD_DSP 5V0 PS_3V3 VDD_3V3 5V0 .01, C2 5V0_SNS 10.2K,1% 100uF,10V 1.91K PS_3V3 .

R5 330K R49 100K Q4 BC549 R12 2K2 U2B TL074 R50 100K R28 3K3. VR7 47KB via J38 R48 100K C BASSDRUM_TRIG. VR6 10K via J39 R29 100K R51 22K Q11 BC559

05 - Adaptacion Puerto Serie RXD_UC R35 0 DTR_UC R36 0 RI_UC Adaptacion Puerto Serie Señalizacion GSM R37 0 INFO_NETLIGHT R38 0

FRDM-KL27Z. 1 Title 2 Block Diagram 3 KL27Z MCU. 4 OpenSDA INTERFACE. 5 I/O Headers and Power Supply. Rev Description Date Approved

MAU100 Series. 1W, Miniature SIP, Single & Dual Output DC/DC Converters MINMAX. Key Features

LOAD EITHER U2 OR U4 (NOT BOTH) DEFAULT IS SDRAM (U4) RX MCU

B1 AC V+ J2 120V J5V AC_HI -V_RLY A_ON +V DGND A_ON2 J1 230V uF/25V AC_LO J3 120V AC V- 2KPB06M DW G-S-290 R1 499R TE ND J ON

[1,2,3,4,6] VBAT. Headset Battery [1] BAT-M VBAT_M [1,6] BAT_ON 10K R2002 [1] BAT_DET CS_N(VBAT-) VBAT- [1,6] J2003 BAT-4PIN-BM22-4P [1] VBAT_M

M13 M14 FQP FFP VC1 VC2 VC3 MIX ATNEXPOT ADSR1 BM-VCF FAH1 FAW1 H W ATNEXPOT LFO FAH2 FAW2 H W +10VR FFP BP FQP FAH1 FAW1 FAH2 FAW2 R2 100K M15

AD2_BUSY AD2_DIN AD2_DOUT AD2_/CS AD1_/CS AD1_DOUT AD1_DIN AD_SCLK AD_CCLK AD_OSC_EN AD1_BUSY AD_CONVERT GNDIO - P115

NXP Automotive S12ZVMBEVB C U S T O M E R E V B

STEVAL-IDP003V1. IO-Link industrial modular sensor board based on L6362A. Description. Features

Audio Mod RF-04-N-10 PC13 BAS85 56 PG1 PC0 PC1 PC2 PC3 PC4 PC5 PC6 PC7 PC8 PC9 PC10 PC11 PC12 PG0 57 PG2 87 PG3 88 PG4 89 PG5 90 PG6 91 PG7 92 PG8

XR21B1422/1424 POWER & USB 1.0 Date: Thursday, February 13, 2014

PLAY0 CT7601 QFN48 REC ADC REC. Power LDO RCA RCA RCA*2. Ext. MCU RCA*2. SPDIF output. PWM LED x 2 POR. SPDIF input x 1 Flash. connector.

Power. Video out. LGDC Subsystem

PTN3356 Evaluation and Applicaiton Board Rev. 0.10

XIO2213ZAY REFERENCE DESIGN

Transcription:

esign Overview Page Power,Flash,Scard User switch,reset switch. Page Ethernet Page udio Page US Page JTG,OOTSW,LE,Header isclaimer: Schematic's are for reference only. provides no warranty for the use of these schematics. 0 OVER Size ocument Number Rev XPLORER. ate: Monday, March, 0 Sheet of

GPIO0[] USER_SWITH RESET SWITH V R 0K SW SWT-G 00nF USER SWITH V R 0K USER_SWITH SW SWT-G 00nF S_0 S_ S_ S_ S_SK S_M V U J H S_T0 SPIFI_SK J S_T SPIFI_S K S_T SPIFI_MOSI K S_T SPIFI_MISO K S_LK SPIFI_SIO S_M SPIFI_SIO LP0_0 FLSH E SPIFI_SK SPIFI_S SPIFI_MOSI SPIFI_MISO SPIFI_SIO SPIFI_SIO V + uf/.v S R S_ S_ S_M S_SK S_0 S_ J T /T M V LK VSS T0 T SH00 SHL SHL SHL SHL SHL SHL SHL V 0 00nF SPIFI_MOSI SPIFI_MISO SPIFI_SIO SPIFI_SIO IO_0 IO_ IO_ IO_ U V I(IO0) O(IO) WP#/IO HOL#(IO) LK S# SPIFI_SK SPIFI_S S_0 S_ S_ S_ S_M R R R R R 0K 0K 0K 0K 0K SFL0P0XMFI0 GPIO[] S_M VIN_V US_V VIN_V US_V POWER VIN_V U PMEG00EV V US_V U VIN VOUT + 0uF/0V VO NXZ V + 0uF/0V LE R 0 V F LMHG0SN F LMHG0SN V 0nF nf E E F F0 K U V VSS VREG VREG VREG VIO VIO LP0_0 WKEUP0 VSSIO_ VSSIO_ VSSIO_ VSSIO_ VSSIO_ VSSIO_ G J J WKEUP0 TP 00nF V 0 00nF 00nF 00nF 00nF 0 FLSH,S R,POWER Size ocument Number Rev XPLORER. ate: Monday, March, 0 Sheet of

E_RX0 E_RX E_RS_V K G H ENET_RX0 ENET_RX ENET_RS UE ENET_TX_EN ENET_TX_LK ENET_TX ENET_TX0 ENET_MIO ENET_M LP0_0 G K K0 J0 H0 G0 V E_TXEN E_TX_LK E_TX E_TX0 E_MIO E_M E_RXER TP F LMPGSN ETHERNET 0uF 00nF 00nF V GPIO0[] E_TX0 E_MIO GPIO[0] GPIO0[] GPIO0[] GPIO0[] ETH_RST# E_TX0 E_MIO E_M E_RS_V E_RX0 E_TXEN E_RX R 0K R 0K 0uF 00nF V R 0k E_TX0 E_TX E_TXEN E_RX0 E_RX E_RS_V E_RXER E_MIO E_M V R 0K ETH_RST# NET_T NET_SPEE U TX0 TX TXEN RX0/MOE0 RX/MOE LN0 0 RS_V/MOE RXER/PHY0 MIO M nint/reflk0 nrst LE/REGOFF LE/nINTSEL XTLLKIN V V VIO VR XTL RIS 00nF 00nF R R 00nF R R.R.R 00nF.R.R TXP TXN RXP RXN 0 T+ T- R+ R- 0 00nF pf pf pf pf NL V 00nF NET_T NET_SPEE R 0 R0 0 0 J V RJ/MG X E_TX_LK R K V Y V E/ V 0nF OUT X SFL-0MHZ-L-T ETHERNET ROUTING GUIELINES =>Keep the trace length difference between TX+ and TX- (or RX+ and RX-) in 00 mils. => Keep RX+/- signal on the top layer, the RX+/- signal should avoid any vias, if possible. void right angle signal trace. =>The crystal/oscillator clock and the switching noise from digital signals should be far away from TX+/-, RX+/- pairs. =>Keep TX, RX differential signals running symmetric, equal length, and closely. The trace spacing between TX+ and TXor between RX+ and RX- pair should be in ~ 0 mils. The better spacing between TX+/- and RX+/- pairs should be larger than 00 mils =>The trace length from LN0 to the transformer should not be longer than inches, keep the trace as straight as possible, and keep it parallel for differential pairs. =>The termination resistors.o and capacitors of TX± and RX± pairs should be placed near the transformer side and should be shorter than 00 mils. 0 ETHERNET Size ocument Number Rev XPLORER. ate: Monday, March, 0 Sheet of

U OE GPIO0[] U_RST V F0 R LMHG0SN V_udio UG LP0_0 V R K V R0 K I0_S I0_SL IS0_RX_WS IS0_RX_SK IS0_RX_S IS0_TX_S IS0_TX_WS IS0_TX_SK I0_S I0_SL E G H J G F Y V U_RST IS_TX_S IS_TX_WS IS_TX_SK IS_RX_S IS_RX_WS IS_RX_SK I0_S I0_SL I0_S I0_SL IS_RX_WS IS_RX_SK IS_RX_S IS_TX_S IS_TX_WS IS_TX_SK E/ OUT SFL-.MHZ-L-T V V 0uF.uF/V 0 00nF K VP RESET SYSLK TI VOUTLHP WSI KI VREF(HP) TO WSO VOUTR KO LMOE VOUTL LT/S LLOK/SL VINL 0 0 VN V(HP) U0 VSS(HP) V() VREF EXP_P SEL_L_II VSS() V() VOUTRHP VSS() RT VINR VINM 0 V VSS U VINR VINM VINL V US_V R R0 R 0uF R0 K 00nF R NP R0, R uf/.v uf/.v 0uF R 0 R 0 00nF 0 0uF VOUTRHP VOUTLHP VREFHP VOUTR VOUTL VINL VINR VINM J 00nF SJ--SMT 0uF 00nF VOUTR VOUTL TP VREFHP VOUTRHP VOUTLHP TP J SJ--SMT 0 UIO Size ocument Number Rev XPLORER. ate: Monday, March, 0 Sheet of

R0 0K R 0K US0_PWR_EN US0_PWR_FULT US_PWR_FULT US_PWR_EN US SETION US Power enable and fault pins are monitored/controlled using GPIO. R 0K US_VUS R 0K US_M U EN FLG_ FLG_ EN OUT_ OUT_ LM-H IN US_V + and - are ifferential Pair with 0 ohm impedance. R US_P R U US_V F PMEG00EV U PMEG00EV LMHG0SN F LMHG0SN US_V SHL SHL VUS M P I US0_VUS US_VUS J ZX--P LMHG0SN V F F US0_V K R US0_PWR_EN US0_PWR_FULT US0_P US0_M US0_VUS US0_I LMHG0SN F F G G E E E F U LP0_0 US0_V US_M US_P US_V GPIO[] GPIO[] GPIO[] GPIO[] US0_VV_RIVER US_M US0_VV US_P US0_VSS_TERM US_VUS US0_VSS_REF US0_RREF US0_PWR_EN US0_PWR_FULT US0_P US0_M US0_VUS US0_I US_M US_P US_V US_PWR_EN US_PWR_FULT US_VUS US0_PWR_FULT E0 E 0 US_M US_P US_VUS pf R K 00nF F LMHG0SN J US0_VUS US0_M US0_P + and - are ifferential Pair with 0 ohm impedance. US0_I SHL SHL VUS M P I ZX--P R K SHL SHL pf R K SHL SHL R K US0_PWR_EN /0 HOST/EVIE US_PWR_EN HOST/EVIE US ROUTING GUIELINES F NOTE:- When both US0 and US are in Host mode external V to be given to J pin. =>Route US trace pairs together [ M & P]. =>o not route US traces under crystals, oscillators,magnetic devices or Is that use and/or duplicate clocks. =>Route high-speed US signals using a minimum of vias and corners. =>Use 0-mil minimum spacing between high-speed US signal pairs and other signal traces for optimal signal quality. LMHG0SN 0 US Size ocument Number Rev XPLORER. ate: Monday, March, 0 Sheet of

TP TRST V V R 0K U GEN VT SWIO/TMS TRST RTX N/TI G TMS/SWIO SWLK/TLK H TI RTX SWO/TO H TK/SWLK RT_LRM TO/SWO JTG J RESET LP0_0 0 ON0 XTL XTL SWIO/TMS SWLK/TLK SWO/TO N/TI VT RTX RTX RT_LRM XTL XTL TP Y XTL pf pf XTL R R 00K 00K M-.000MHZ--T RTX pf Y S0-.KHZ-T RTX pf GPIO0[] GPIO0[] GPIO[] GPIO[0] OOT SELET SWITH V R 00K R 00K To oot from Quad SPI flash configure boot switch to 0 J IN IN IN IN HS-0 OUT OUT OUT OUT R 0K R 0K R 0K R 0K GPIO[] GPIO[] GPIO[] GPIO[0] GPIO0[] GPIO0[] GPIO0[] VIN_V US_V GPIO0[] GPIO0[] E_TX0 E_MIO GPIO0[] US_M US_P GPIO[] GPIO[] GPIO[] GPIO[] GPIO[] GPIO[0] GPIO0[] GPIO0[] GPIO0[] VIN_V US_V GPIO0[] GPIO0[] N_R N_T GPIO0[] US_M US_P GPIO[] GPIO[] N IS MULTIPLEXE WITH ETHERNET LINKY LE GPIO[] GPIO[] V R 0 LE LE R 0 GPIO0[] GPIO0[] GPIO0[] GPIO[] GPIO[] GPIO[] GPIO[] GPIO[] GPIO[] 0.0 0. 0. 0. 0 E H 0 H F UF GPIO0[] GP_LKIN GPIO0[] U0_RX GPIO0[] U0_TX U_TX U_RX GPIO[] GPIO[] GPIO[] GPIO[] GPIO[] GPIO[] GPIO[] GPIO0[] GPIO0[] GPIO[] GPIO[] GPIO[0] 0_0 SSP_MISO 0_ SSP_MOSI 0_ SSP_SK 0_ SSP_SSEL I_SL I_S LP0_0 H F F H J G F K K 0 J J K J U0_RX U0_TX U_TX U_RX GPIO[] GPIO[] GPIO0[] GPIO0[] GPIO[] GPIO[0] MISO MOSI SK SSEL I_SL I_S TP VIN_V VT MOSI MISO SK SSEL U0_TX U0_RX GPIO[] GPIO[] U_TX U_RX GPIO[] GPIO0[] GPIO0[] 0.0 0. 0. 0. GPIO[] GPIO0[] GPIO0[] GPIO0[] 0 0 J X_L US_M US_P V US_V US_M US_P N_RX N_TX I_S I_SL GPIO0[] GPIO[0] GPIO[] GPIO0[] GPIO[] GPIO[] GPIO[] GPIO[] GPIO[] GPIO[0] GPIO0[] GPIO[] 0 0 J0 X_R R N_RX R N_TX N_R N_T NOTE: * N cannot be used when Ethernet is enabled. * Load R and R to use N * lines V tolerant 0 JTG,OOT SW,LINKY LE,HEER Size ocument Number Rev XPLORER. ate: Monday, March, 0 Sheet of