Introduction to Reliability Simulation with EKV Device Model

Similar documents
MODEL MECHANISM OF CMOS DEVICE FOR RELIBILITY ENHANCEMENT

Reliability Testing. Process-Related Reliability Tests. Quality and Reliability Report. Non-Volatile Memory Cycling Endurance

Future trends in radiation hard electronics

Statistical Model of Hot-Carrier Degradation and Lifetime Prediction for P-MOS Transistors

OFF-state TDDB in High-Voltage GaN MIS-HEMTs

Hot-carrier reliability of 20V MOS transistors in 0.13 µm CMOS technology

MOSFET: Introduction

The Devices. Digital Integrated Circuits A Design Perspective. Jan M. Rabaey Anantha Chandrakasan Borivoje Nikolic. July 30, 2002

21. LECTURE 21: INTRODUCTION TO DIELECTRIC BREAKDOWN

CMPEN 411 VLSI Digital Circuits. Lecture 03: MOS Transistor

Floating Gate Devices: Operation and Compact Modeling

Fundamentals of the Metal Oxide Semiconductor Field-Effect Transistor

SECTION: Circle one: Alam Lundstrom. ECE 305 Exam 5 SOLUTIONS: Spring 2016 April 18, 2016 M. A. Alam and M.S. Lundstrom Purdue University

This article has been accepted and published on J-STAGE in advance of copyediting. Content is final as presented.

Digital Integrated Circuits A Design Perspective. Jan M. Rabaey Anantha Chandrakasan Borivoje Nikolic. The Devices. July 30, Devices.

Lecture 16: Circuit Pitfalls

Time Dependent Dielectric Breakdown in High Voltage GaN MIS HEMTs: The Role of Temperature

CONSTANT CURRENT STRESS OF ULTRATHIN GATE DIELECTRICS

The Devices. Digital Integrated Circuits A Design Perspective. Jan M. Rabaey Anantha Chandrakasan Borivoje Nikolic. July 30, 2002

COTS BTS Testing and Improved Reliability Test Methods

Reliability and Instability of GaN MIS-HEMTs for Power Electronics

Flash Memory Cell Compact Modeling Using PSP Model

The Devices. Jan M. Rabaey

Radiation Effect Modeling

Modeling of the Substrate Current and Characterization of Traps in MOSFETs under Sub-Bandgap Photonic Excitation

MOS Transistor Properties Review

EE650R: Reliability Physics of Nanoelectronic Devices Lecture 18: A Broad Introduction to Dielectric Breakdown Date:

New Functions. Test mode and Specimen failure. Power cycle test system with thermal analysis capability using structure function.

Microelectronics Part 1: Main CMOS circuits design rules

Radiation Effect Modeling

Long Channel MOS Transistors

EECS130 Integrated Circuit Devices

MOSFET Capacitance Model

The Devices: MOS Transistors

ECE 305 Exam 5 SOLUTIONS: Spring 2015 April 17, 2015 Mark Lundstrom Purdue University

Microelectronic Devices and Circuits Lecture 9 - MOS Capacitors I - Outline Announcements Problem set 5 -

Negative Bias Temperature Instability (NBTI) Physics, Materials, Process, and Circuit Issues. Dieter K. Schroder Arizona State University Tempe, AZ

Choice of V t and Gate Doping Type

Lecture 15: MOS Transistor models: Body effects, SPICE models. Context. In the last lecture, we discussed the modes of operation of a MOS FET:

Lecture 15 OUTLINE. MOSFET structure & operation (qualitative) Review of electrostatics The (N)MOS capacitor

Lecture 16: Circuit Pitfalls

ELEC 3908, Physical Electronics, Lecture 23. The MOSFET Square Law Model

Nanoscale CMOS Design Issues

N ano scale l S il ii lco i n B ased N o nvo lat l i atl ie l M em ory r Chungwoo Kim, Ph.D.

Lecture 29 - The Long Metal-Oxide-Semiconductor Field-Effect Transistor (cont.) April 20, 2007

Lecture 12: MOSFET Devices

MOS Transistors. Prof. Krishna Saraswat. Department of Electrical Engineering Stanford University Stanford, CA

Fig The electron mobility for a-si and poly-si TFT.

A Computational Model of NBTI and Hot Carrier Injection Time-Exponents for MOSFET Reliability

EEC 118 Lecture #2: MOSFET Structure and Basic Operation. Rajeevan Amirtharajah University of California, Davis Jeff Parkhurst Intel Corporation

Part 4: Heterojunctions - MOS Devices. MOSFET Current Voltage Characteristics

L ECE 4211 UConn F. Jain Scaling Laws for NanoFETs Chapter 10 Logic Gate Scaling

Device Models (PN Diode, MOSFET )

Device Models (PN Diode, MOSFET )

Negative-Bias Temperature Instability (NBTI) of GaN MOSFETs

ECE 342 Electronic Circuits. 3. MOS Transistors

MOSFET. Id-Vd curve. I DS Transfer curve V G. Lec. 8. Vd=1V. Saturation region. V Th

MOS Transistor Theory

P. R. Nelson 1 ECE418 - VLSI. Midterm Exam. Solutions

Technische Universität Graz. Institute of Solid State Physics. 11. MOSFETs

ANALYSIS AND MODELING OF 1/f NOISE IN IGZO TFTS

GENERATION OF INTERFACE STATES DURING THE ELECTRICAL STRESSING OF MOS TRANSISTORS

for Leading Edge CMOS and SiGe Technologies

CMOS INVERTER. Last Lecture. Metrics for qualifying digital circuits. »Cost» Reliability» Speed (delay)»performance

= (1) E inj. Minority carrier ionization. ln (at p ) Majority carrier ionization. ln (J e ) V, Eox. ~ 5eV

Lecture 11: MOSFET Modeling

Towards a Scalable EKV Compact Model Including Ballistic and Quasi-Ballistic Transport

Electronic Circuits 1. Transistor Devices. Contents BJT and FET Characteristics Operations. Prof. C.K. Tse: Transistor devices

Final Examination EE 130 December 16, 1997 Time allotted: 180 minutes

Stretching the Barriers An analysis of MOSFET Scaling. Presenters (in order) Zeinab Mousavi Stephanie Teich-McGoldrick Aseem Jain Jaspreet Wadhwa

Statistical Analysis of Random Telegraph Noise in Digital Circuits

23.0 Introduction Review

ECE315 / ECE515 Lecture-2 Date:

EE105 Fall 2014 Microelectronic Devices and Circuits. NMOS Transistor Capacitances: Saturation Region

EEC 116 Lecture #3: CMOS Inverters MOS Scaling. Rajeevan Amirtharajah University of California, Davis Jeff Parkhurst Intel Corporation

ECE 546 Lecture 10 MOS Transistors

A Compact Analytical Modelling of the Electrical Characteristics of Submicron Channel MOSFETs

6.012 Electronic Devices and Circuits

EECS150 - Digital Design Lecture 26 - Faults and Error Correction. Types of Faults in Digital Designs

The Devices. Devices

Analog Devices Welcomes Hittite Microwave Corporation NO CONTENT ON THE ATTACHED DOCUMENT HAS CHANGED

Simulation-Based Analysis For NBTI Degradation In Combinational CMOS VLSI Circuits

EECS150 - Digital Design Lecture 26 Faults and Error Correction. Recap

23.0 Review Introduction

Semiconductor Reliability

Lecture 15 OUTLINE. MOSFET structure & operation (qualitative) Review of electrostatics The (N)MOS capacitor

Incremental Latin Hypercube Sampling

Modeling and PSPICE Simulation of NBTI Effects in VDMOS Transistors

ELEC 3908, Physical Electronics, Lecture 27. MOSFET Scaling and Velocity Saturation

Lecture 11: MOS Transistor

LEVEL 61 RPI a-si TFT Model

Complete Surface-Potential Modeling Approach Implemented in the HiSIM Compact Model Family for Any MOSFET Type

Spring Semester 2012 Final Exam

TEMPERATURE DEPENDENCE OF HCI Review/Background: 16.2 Empirical Observations regarding HCI

Lecture 4: CMOS Transistor Theory

Metal-oxide-semiconductor field effect transistors (2 lectures)

Lecture 13 MOSFET as an amplifier with an introduction to MOSFET small-signal model and small-signal schematics. Lena Peterson

30. BREAKDOWN IN DIELECTRICS WITH DEFECTS

Zuhui Chen, Xing Zhou, Guan Huei See, Zhaomin Zhu, and Guojun Zhu

Time Depending Dielectric Breakdown. NVM Endurance, Data Retention, and. Negative Bias Temperature Instability. Human Body Model / Machine Model

Transcription:

Introduction to Reliability Simulation with Device Model Benoît Mongellaz Laboratoire IXL ENSEIRB - Université Bordeaux 1 - UMR CNRS 5818 Workshop november 4-5th, Lausanne 1

Motivation & Goal Introduced new activities to modelling development Implemented Ageing/Reliability model into Developed future experiments on advanced process to Design In Reliability Discussed technical needs to R&D works interfacing with industrial partners 2

Context Reliability requirements are more and more important for advanced process (CMOS, HVMOS ) Shrinked devices are most sensitive to stresses induce loss of performance Reliability prediction from process qualification What are the method to take into account physic failure mode on IC performances and reliability? 3

Outline IC Reliability Prediction Reliability Simulation Tools Reliability Model R&D Works 4

Failure Rate IC Reliability Prediction Failure mechanism Initial Failure Random Failure Wear-Out Failure t Manufacturer Customer Market (end user) ESD, Lacth-up Oxide Film Destruction Electromigration NBTI HCI How to predict NBTI and HCI wear-out failures effects on IC performances? 5

IC Reliability Prediction TECHNOLOGY DEVELOPMENT CIRCUIT DESIGN Analog simulator PRODUCTION TEST HCI NBTI DESIGN RULES DEVICE RELIABILITY MODELS Included external interface to take into account reliability models DESIGN UPDATE RELIABILITY SIMULATION API Degradation kinetic Update electrical parameter 6

Outline Reliability Prediction Reliability Simulation Tools Functionalities Reliability Model R&D Works 7

Reliability Simulation Tools Tool Owner Model Simulator BERT UC Berkeley HCIM, HCIB, TDDB, EM, ESD, SEU,TDRE SPICE HOTRON Texas Instrument HCIM, EM, MS SPICE PRESS Philips/MESA HCIM, EM, ESD PSTAR HCIM = Hot-Carrier injection MOS, HCIB = Hot-Carrier injection Bipolar, TDDB = Time Dependent Dielectric Breakdown, EM = Electromigration, ESD = Electro-Static Discharge, SEU = Single Event Upset, TDRE = Totale-Dose Radiation Effects, MS = Mechanical Stress 8

Reliability Simulation Tools DESIGN NETLIST FRESH SIMULATION RELIABILITY INDICATORS (I,V) DEGRADATION AMOUNT PARAMETER SHIFTING STRESS quantity Degradation kinetic RELIABILITY SIMULATION PERFORMANCE DEGRADATION COMPARISON P( t) 9

Outline Reliability Prediction Reliability Simulation Tools Reliability Model A Wear-Out Failure : Hot-Carrier Injection R&D Works 10

Hot-Carrier Injection Vg > Vth Ig Vs n+ p-si SiO2 CHE Vd>0 Id n+ Vb Ib DAHC Injection mechanism CHE : Channel Hot Electron DAHC : Drain Avalanche Hot Carrier Effects : Electrical parameter shifting Reduce device lifetime Loss of performance Reliability indicators : Substrate current Ib Gate current Ig Drain-source voltage Vds 11

Outline Reliability Prediction Reliability Simulation Tools Reliability Model Operational device lifetime Electrical parameter shifting R&D Works 12

Reliability Models JEDEC standard method [1] I-V characterization Taken into account degradation criteria : 100 mv threshold voltage shift 10 % gm variation 5 % linear or saturation current Used indicators to device lifetime : Vds, Ib, Ig Extracted parameter shifting model versus ageing time 13

Operational Device Lifetime Takeda model [2] drain-source voltage method = t 0 exp( V B DS ) Hu model [3] substrate current method gate current method = HW ( ) = IDS I IB DS I w G m k ( ) 14 m

Electrical Parameter Shifting Evaluated device performance degradation Depend on the stress applied to device Taken into account effects of gradually changing bias condition The amount of degradation : stress( T) = (t) dt T T 1 τ 0 15

Electrical Parameter Shifting The parameter time evolution : ( ) ( ) ( ) P t =P 0 0 +P t The parameter shifting models : Power law [2] : Logarithmic law [4] : Exponential law [5] : ( ) ( ) ( ) n P t = A stress t ( ) ( ) ( ( ) n P t = B ln 1+ Cstress t P ( n ) ( ) ( ) t = Dexp Estress t 16

What are the needs? Use 3.0 release Substrate, gate currents are defined Do I-V and reliability experiments Calibrate electrical model Define the degradation trend of each electrical parameter (VT0, KP, LAMBDA ) to build reliability models Use device model is a key point thanks to a minimum set of parameters 17

Outline Reliability Prediction Reliability Simulation Tools Reliability Model R&D Works 18

R&D Future Works Collaboration with industrial partners Target process : CMOS, HVMOS Access to device samples and IC demonstrators Digital blocks and analog blocks Develop WLR process qualification experiments at LEG/EPFL Laboratory Build reliability models Include model in a reliability simulation tool 19

Reference [1] JEDEC standard JESD-28, "A procedure for measuring N-N Channel MOSFET hot carrier induced degradation at maximum substrate current",, June 1995. [2] E. Takeda, N. Suzuki, "An Empirical Model for Device Degradation Due to Hot-Carrier Injection",, IEEE Electron Device Letters,vol. EDL-4, n 4, n pp. 111-113, 113, April 1983. [3] C. Hu and als, "Hot-Electron Induced MOSFET Degradation Model, Monitor and Improvement",, IEEE J. Of Solid-State State Circuits, vol. SC-20, pp. 295-305, February 1985. [4] D. R. Wolters and als «Trapping of Hot Electrons", Proc. 6th INFOS, 1989. [5] B. Marchand and als, «A New Hot Carrier Degradation law for MOSFET Lifetime Prediction", Microeleectronics Reliability,, 1998, 1103-1107. 1107. 20