Sample-and-Holds David Johns and Ken Martin University of Toronto

Similar documents
System on a Chip. Prof. Dr. Michael Kraft

Switched-Capacitor Circuits David Johns and Ken Martin University of Toronto

Advanced Current Mirrors and Opamps

Design of Analog Integrated Circuits

Nyquist-Rate D/A Converters. D/A Converter Basics.

ECEN 610 Mixed-Signal Interfaces

Georgia Institute of Technology School of Electrical and Computer Engineering. Midterm-1 Exam (Solution)

CMOS Comparators. Kyungpook National University. Integrated Systems Lab, Kyungpook National University. Comparators

3. Basic building blocks. Analog Design for CMOS VLSI Systems Franco Maloberti

Analog and Mixed-Signal Center, TAMU

Lecture 6, ATIK. Switched-capacitor circuits 2 S/H, Some nonideal effects Continuous-time filters

Summary Last Lecture

Switched Capacitor: Sampled Data Systems

Lecture 10, ATIK. Data converters 3

Discrete Time Signals and Switched Capacitor Circuits (rest of chapter , 10.2)

Stability and Frequency Compensation

ELEN 610 Data Converters

Discrete Time Signals and Switched Capacitor Circuits (rest of chapter , 10.2)

Chapter 2 Switched-Capacitor Circuits

SHM-14 Ultra-Fast, 14-Bit Linear Monolithic Sample-Hold Amplifiers

DESIGN MICROELECTRONICS ELCT 703 (W17) LECTURE 3: OP-AMP CMOS CIRCUIT. Dr. Eman Azab Assistant Professor Office: C

University of Toronto. Final Exam

Switched Capacitor Circuits II. Dr. Paul Hasler Georgia Institute of Technology

Pipelined multi step A/D converters

Practice 7: CMOS Capacitance

ECE 546 Lecture 11 MOS Amplifiers

EE247 Lecture 19. EECS 247 Lecture 19: Data Converters 2006 H.K. Page 1. Summary Last Lecture

Frequency Response Prof. Ali M. Niknejad Prof. Rikky Muller

EE247 Lecture 16. Serial Charge Redistribution DAC

COMBINATIONAL LOGIC. Combinational Logic

Advantages of Using CMOS

EE141Microelettronica. CMOS Logic

Electronic Circuits Summary

ECE 415/515 ANALOG INTEGRATED CIRCUIT DESIGN

EXAMPLE DESIGN PART 2

5.0 CMOS Inverter. W.Kucewicz VLSICirciuit Design 1

Chapter 11. Inverter. DC AC, Switching. Layout. Sizing PASS GATES (CHPT 10) Other Inverters. Baker Ch. 11 The Inverter. Introduction to VLSI

3. Design a stick diagram for the PMOS logic shown below [16] Y = (A + B).C. 4. Design a layout diagram for the CMOS logic shown below [16]

UNIVERSITY OF CALIFORNIA College of Engineering Department of Electrical Engineering and Computer Sciences

EEC 118 Lecture #5: CMOS Inverter AC Characteristics. Rajeevan Amirtharajah University of California, Davis Jeff Parkhurst Intel Corporation

ECE-343 Test 1: Feb 10, :00-8:00pm, Closed Book. Name : SOLUTION

Operational Amplifiers

CMOS Inverter (static view)

ECE321 Electronics I

THE INVERTER. Inverter

and V DS V GS V T (the saturation region) I DS = k 2 (V GS V T )2 (1+ V DS )

EE 466/586 VLSI Design. Partha Pande School of EECS Washington State University

CMPEN 411 VLSI Digital Circuits. Lecture 04: CMOS Inverter (static view)

Frequency Detection of CDRs (1)

EE115C Winter 2017 Digital Electronic Circuits. Lecture 3: MOS RC Model, CMOS Manufacturing

9/18/2008 GMU, ECE 680 Physical VLSI Design

D is the voltage difference = (V + - V - ).

Radivoje Đurić, 2015, Analogna Integrisana Kola 1

Chapter 10 Feedback. PART C: Stability and Compensation

Low-Noise Sigma-Delta Capacitance-to-Digital Converter for Sub-pF Capacitive Sensors with Integrated Dielectric Loss Measurement

Analog Integrated Circuit Design Prof. Nagendra Krishnapura Department of Electrical Engineering Indian Institute of Technology, Madras

Lecture 320 Improved Open-Loop Comparators and Latches (3/28/10) Page 320-1

Topics to be Covered. capacitance inductance transmission lines

Lecture 4: Feedback and Op-Amps

Final Exam. 55:041 Electronic Circuits. The University of Iowa. Fall 2013.

EXAMPLE DESIGN PART 2

ECE-343 Test 2: Mar 21, :00-8:00, Closed Book. Name : SOLUTION

Common Drain Stage (Source Follower) Claudio Talarico, Gonzaga University

ECEN 326 Electronic Circuits

Fig. 1 CMOS Transistor Circuits (a) Inverter Out = NOT In, (b) NOR-gate C = NOT (A or B)

Assignment 3 ELEC 312/Winter 12 R.Raut, Ph.D.

Announcements. EE141- Fall 2002 Lecture 7. MOS Capacitances Inverter Delay Power

Lecture 37: Frequency response. Context

EE 435. Lecture 16. Compensation Systematic Two-Stage Op Amp Design

OPERATIONAL AMPLIFIER APPLICATIONS

EE105 Fall 2015 Microelectronic Devices and Circuits Frequency Response. Prof. Ming C. Wu 511 Sutardja Dai Hall (SDH)

SWITCHED CAPACITOR AMPLIFIERS

ECE 438: Digital Integrated Circuits Assignment #4 Solution The Inverter

EE 434 Lecture 33. Logic Design

High-to-Low Propagation Delay t PHL

Lecture 310 Open-Loop Comparators (3/28/10) Page 310-1

OPAMPs I: The Ideal Case

Semiconductor Memory Classification

VLSI GATE LEVEL DESIGN UNIT - III P.VIDYA SAGAR ( ASSOCIATE PROFESSOR) Department of Electronics and Communication Engineering, VBIT

ECE 6412, Spring Final Exam Page 1 FINAL EXAMINATION NAME SCORE /120

EE100Su08 Lecture #9 (July 16 th 2008)

Lecture 5: DC & Transient Response

Digital Integrated Circuits A Design Perspective. Semiconductor. Memories. Memories

Lecture 6: DC & Transient Response

Topics. Dynamic CMOS Sequential Design Memory and Control. John A. Chandy Dept. of Electrical and Computer Engineering University of Connecticut

ECEN 325 Electronics

Spiral 2 7. Capacitance, Delay and Sizing. Mark Redekopp

EECS 141: FALL 05 MIDTERM 1

Digital Integrated Circuits A Design Perspective

Topics. CMOS Design Multi-input delay analysis. John A. Chandy Dept. of Electrical and Computer Engineering University of Connecticut

Switching circuits: basics and switching speed

55:041 Electronic Circuits The University of Iowa Fall Final Exam

Power Dissipation. Where Does Power Go in CMOS?

CMOS Inverter. Performance Scaling

Lecture 24 Multistage Amplifiers (I) MULTISTAGE AMPLIFIER

Lecture 5 Review Current Source Active Load Modified Large / Small Signal Models Channel Length Modulation

Lecture 12 CMOS Delay & Transient Response

Switched Capacitor Circuits I. Prof. Paul Hasler Georgia Institute of Technology

ECE-342 Test 3: Nov 30, :00-8:00, Closed Book. Name : Solution

Lecture 16: Circuit Pitfalls

Transcription:

Sample-and-Holds David Johns and Ken Martin (johns@eecg.toronto.edu) (martin@eecg.toronto.edu) slide 1 of 18

Sample-and-Hold Circuits Also called track-and-hold circuits Often needed in A/D converters Conversion may required held signal Alsoreduces errors due to different delay times Errors in Sample-and-Holds Sampling pedestal or Hold Step errors in going from track to hold should be signal independent for no distortion Signal feedthrough should be small during hold Speed due to bandwidth and slew-rate limitations Droop rate slow change during hold mode Aperture (or sampling) jitter effective sampling time error in time; difficult in high-speed designs slide 2 of 18

Basic Concept Q 1 V 1 Basic circuit has some practical problems Charge Injection Causes hold step Aperature Jitter Sampling time variation function of Vin slide 3 of 18

Charge Injection When goes low, channel charge on Q 1 causes V to have negative step. If clock edge fast, 1/2 flows each way. Channel charge Q CH C Q Chld ---------- ox WLV = = ------------------------------- eff -1 2 2 V eff -1 = V GS1 V tn = V DD V tn (1) (2) resulting in V Q ------------------- C-hld = = C ox WL( V DD V tn ) ------------------------------------------------------------- 2 (3) slide 4 of 18

Charge Injection V linearly related to gain error V also linearly related to V tn, which is nonlinearly related to distortion error Often gain error can be tolerated but not distortion Also change due to the overlap capacitances Causes dc offset effect C ox WL ov ( V DD V SS ) V ----------------------------------------------------- (4) slide 5 of 18

Aperature Jitter t s1-actual t s1-ideal ts2-ideal t s2-actual Sampling jitter Q1 turns off when clock falls to within of V tn True sampling time depends on value of distortion slide 6 of 18

S/H Charge Reduction Q 1 V 1 Q 1 Q 2 V slightly delayed 1 CMOS transmission gate Dummy switch Transmission gate difficult to make p and n transistors match Dummy switch Q2 is 1/2 size of Q1 to match charge injection difficult to make clocks fast enough so exactly 1/2 charge is injected up to 5 times better than without dummy slide 7 of 18

High Input Impedance Q 1 1 buffer dc offset of buffer divided by loop gain Disadvantages Opamp output must have fast slew rate Samp time, charge inject input signal dependent Speed reduced due to overall feedback slide 8 of 18

Reduced Slew Rate Requirement Q 3 Q 2 Q 1 1 Samp time, charge injection - input signal dependent slide 9 of 18

Input Signal Independence Opamp 1 Q 1 Q 2 Opamp 2 Q1 always at virtual ground Samp time, charge injection - NOT dependent Charge injection causes ONLY dc offset Q2 used to clamp opamp1 output near ground Slower due to two opamps in feedback slide 10 of 18

Reduced Offset (Single Ended) Q 1 Q 3 C hld Q 2 Charge injected by Q1 matched by Q2 into C hld If fully differential design, matching occurs naturally leading to lower offset. slide 11 of 18

Reduced Offset (Differential) Gnd is common mode voltage slide 12 of 18

Example #1 (BiCMOS) R C R Q 1 Q 2 Needs opamp capable of driving resistive loads Good high-speed BiCMOS configuration ω 3dB = 1 ( RC) when in track mode Might add a small input capacitor slide 13 of 18

Example #2 Q 1 C 1 Q 2 C 2 Charge injection of transistors cancel Clock signals are signal dependent Good speed, moderate accuracy slide 14 of 18

Example #3 Q 1 C 1 C 2 Q 2 Hold capacitor is large Miller capacitor Can use smaller capacitors and switches good speed If Q2 turned off first, injection of Q1 small due to Miller effect slide 15 of 18

Example #3 (cont d) C 1 C 2 Sample Mode C 1 C 2 Miller cap C 1 C 2 ( 1 + A) ------------------ C 1 + C 2 Amp output does not swing much Higher speed amplifier possible Hold Mode slide 16 of 18

Example #4 φ 1 φ 2 φ 1 C H Accurate since offset cancellation performed Slow since opamp swings from 0 to Vin every cycle slide 17 of 18

Example #5 Q 1 φ 1 Q2 φ 2 Improved accuracy High input imped -> advanced φ 1a C1 B 1 Q 3 Q4 φ 1 φ 1a B 2 C2 Charge inj of Q4 and Q5 cancel (and is signal indep) Charge inj of Q1 and Q2 - no effect Charge inj of Q3 reduced as before Q 5 φ 1a C 3 slide 18 of 18