256K x 16 Static RAM CY7C1041BN. Features. Functional Description

Similar documents
I/O 8 I/O 15 A13 A 14 BHE WE CE OE BLE

512K x 32 Static RAM CY7C1062AV33. Features. Functional Description. Logic Block Diagram. Selection Guide

2-Mbit (128K x 16)Static RAM

4-Mbit (256K x 16) Static RAM

16-Mbit (1M x 16) Static RAM

1-Mbit (128K x 8) Static RAM

1-Mbit (64K x 16) Static RAM

4 Mbit (256K x 16) Static RAM

16-Mbit (1M x 16) Pseudo Static RAM

8-Mbit (512K x 16) Pseudo Static RAM

4-Mbit (256 K 16) Static RAM

8-Mbit (512 K 16) Static RAM

3-Mbit (128K 24) Static RAM

8-Mbit (512 K 16) Static RAM

5.0 V 256 K 16 CMOS SRAM

3.3 V 256 K 16 CMOS SRAM

5 V 64K X 16 CMOS SRAM

3.3 V 64K X 16 CMOS SRAM

SRAM AS5LC512K8. 512K x 8 SRAM 3.3 VOLT HIGH SPEED SRAM with CENTER POWER PINOUT. PIN ASSIGNMENT (Top View)

HM6264A Series. Features. Ordering Information word 8-bit High Speed CMOS Static RAM

April 2004 AS7C3256A

64K x 18 Synchronous Burst RAM Pipelined Output

DECODER I/O DATA CIRCUIT CONTROL CIRCUIT


SRAM AS5C512K8. 512K x 8 SRAM HIGH SPEED SRAM with REVOLUTIONARY PINOUT. PIN ASSIGNMENT (Top View) AVAILABLE AS MILITARY SPECIFICATIONS FEATURES

P4C164 ULTRA HIGH SPEED 8K X 8 STATIC CMOS RAMS FEATURES DESCRIPTION. Full CMOS, 6T Cell. Common Data I/O

High Speed Super Low Power SRAM

16-Mbit (1M 16/2M 8) Static RAM

DS K x 8 Static RAM FEATURES PIN ASSIGNMENT PIN DESCRIPTION

5V 1M 16 CMOS DRAM (fast-page mode) DQ16 DQ15 DQ14 DQ13 RAS DQ12 DQ11 DQ10 DQ9 OE WE UCAS LCAS LCAS UCAS OE A9 A8 A7 A6 A5 A4

Description LB I/O15 I/O14 I/O13 I/O12 GND I/O11 I/O10 I/O9 I/O8

DESCRIPTION DECODER I/O DATA CIRCUIT CONTROL CIRCUIT

DS1225Y. 64K Nonvolatile SRAM FEATURES PIN ASSIGNMENT

256K X 16 BIT LOW POWER CMOS SRAM

R1RW0416D Series. 4M High Speed SRAM (256-kword 16-bit) Description. Features. REJ03C Z Rev Mar

IS61C K x 16 HIGH-SPEED CMOS STATIC RAM

LH5P832. CMOS 256K (32K 8) Pseudo-Static RAM

IS61LV K x 16 LOW VOLTAGE CMOS STATIC RAM

74HC General description. 2. Features. 3-to-8 line decoder, demultiplexer with address latches; inverting

I/O7 I/O6 GND I/O5 I/O4. Pin Con fig u ra tion Pin Con fig u ra tion

74LCX16374 Low Voltage 16-Bit D-Type Flip-Flop with 5V Tolerant Inputs and Outputs

74LCXH Low Voltage 16-Bit D-Type Flip-Flop with Bushold and 26Ω Series Resistors in Outputs

The 74LVC1G02 provides the single 2-input NOR function.

HEF4028B. 1. General description. 2. Features. 3. Applications. 4. Ordering information. BCD to decimal decoder

74HC1GU04GV. 1. General description. 2. Features. 3. Ordering information. Marking. 5. Functional diagram. Inverter

74ACT Bit D-Type Flip-Flop with 3-STATE Outputs

LH5P8128. CMOS 1M (128K 8) Pseudo-Static RAM PIN CONNECTIONS

The 74LVC1G11 provides a single 3-input AND gate.

INTEGRATED CIRCUITS. 74LVC138A 3-to-8 line decoder/demultiplexer; inverting. Product specification 1998 Apr 28

Quad bus transceiver; 3-state. The output enable inputs (OEA and OEB) can be used to isolate the buses.

74HC General description. 2. Features. Octal D-type flip-flop; positive-edge trigger; 3-state; inverting

74LCX16374 Low Voltage 16-Bit D-Type Flip-Flop with 5V Tolerant Inputs and Outputs

74HC2G34; 74HCT2G34. The 74HC2G34; 74HCT2G34 is a high-speed Si-gate CMOS device. The 74HC2G34; 74HCT2G34 provides two buffers.

INTEGRATED CIRCUITS. 74ALS138 1-of-8 decoder/demultiplexer. Product specification 1996 Jul 03 IC05 Data Handbook

The 74HC21 provide the 4-input AND function.

74HC1G02; 74HCT1G02. The standard output currents are half those of the 74HC02 and 74HCT02.

74HC2G16; 74HCT2G16. The 74HC2G16; 74HCT2G16 is a high-speed Si-gate CMOS device. The 74HC2G16; 74HCT2G16 provides two buffers.

74HC1G86; 74HCT1G86. 2-input EXCLUSIVE-OR gate. The standard output currents are half those of the 74HC/HCT86.

54AC258 54ACT258 Quad 2-Input Multiplexer with TRI-STATE Outputs

Temperature range Name Description Version XC7SET32GW 40 C to +125 C TSSOP5 plastic thin shrink small outline package; 5 leads; body width 1.

74ALVC bit dual supply translating transciever; 3-state. This device can be used as two 8-bit transceivers or one 16-bit transceiver.

8-bit binary counter with output register; 3-state

IBM B IBM P 8M x 8 12/11 EDO DRAM

About the change in the name such as "Oki Electric Industry Co. Ltd." and "OKI" in documents to OKI Semiconductor Co., Ltd.

HN58C66 Series word 8-bit CMOS Electrically Erasable and Programmable CMOS ROM. ADE F (Z) Rev. 6.0 Apr. 12, Description.

2-input EXCLUSIVE-OR gate

TC74LCX244F,TC74LCX244FW,TC74LCX244FT,TC74LCX244FK

MM74HC573 3-STATE Octal D-Type Latch

5-stage Johnson decade counter

INTEGRATED CIRCUITS. 74LV00 Quad 2-input NAND gate. Product specification Supersedes data of 1998 Apr 13 IC24 Data Handbook.

The 74LV08 provides a quad 2-input AND function.

Revision No History Draft Date Remark

74AHC1G00; 74AHCT1G00

INTEGRATED CIRCUITS. PCK2002P 533 MHz PCI-X clock buffer. Product data Supersedes data of 2001 May Dec 13. Philips Semiconductors

SRAM & FLASH Mixed Module

74ACT825 8-Bit D-Type Flip-Flop

2-input AND gate with open-drain output. The 74AHC1G09 is a high-speed Si-gate CMOS device.

XC7SET General description. 2. Features. 3. Applications. Ordering information. Inverting Schmitt trigger

TOSHIBA CMOS Digital Integrated Circuit Silicon Monolithic TC7SG02FU IN A GND

INTEGRATED CIRCUITS. 74LV688 8-bit magnitude comparator. Product specification Supersedes data of 1997 May 15 IC24 Data Handbook.

INTEGRATED CIRCUITS. 74LV stage binary ripple counter. Product specification 1998 Jun 23 IC24 Data Handbook

MM74HC574 3-STATE Octal D-Type Edge-Triggered Flip-Flop

INTEGRATED CIRCUITS. 74LV273 Octal D-type flip-flop with reset; positive-edge trigger. Product specification 1997 Apr 07 IC24 Data Handbook

74AHC02; 74AHCT02. The 74AHC02; 74AHCT02 provides a quad 2-input NOR function.

onlinecomponents.com

Octal bus transceiver; 3-state

HN58C256 Series word 8-bit Electrically Erasable and Programmable CMOS ROM

74HC General description. 2. Features. 3-to-8 line decoder, demultiplexer with address latches; inverting. Product data sheet

TC74LCX08F,TC74LCX08FN,TC74LCX08FT,TC74LCX08FK

SRAM AS5C K x 8 SRAM SRAM MEMORY ARRAY. PIN ASSIGNMENT (Top View) AVAILABLE AS MILITARY SPECIFICATION FEATURES GENERAL DESCRIPTION

MM74C912 6-Digit BCD Display Controller/Driver

MM74C90 MM74C93 4-Bit Decade Counter 4-Bit Binary Counter

INTEGRATED CIRCUITS. 74ALS30A 8-Input NAND gate. Product specification 1991 Feb 08 IC05 Data Handbook

1-OF-8 DECODER/DEMULTIPLEXER High-Speed Silicon-Gate CMOS

MM74HC154 4-to-16 Line Decoder

74HC1G125; 74HCT1G125

DS34C87T CMOS Quad TRI-STATE Differential Line Driver

The 74LV08 provides a quad 2-input AND function.

MM74HC374 3-STATE Octal D-Type Flip-Flop

74LVC1G18 1-of-2 non-inverting demultiplexer with 3-state deselected output Rev. 3 2 December 2016 Product data sheet 1. General description

Transcription:

256K x 16 Static RAM Features Temperature Ranges Commercial: 0 C to 70 C Industrial: 40 C to 85 C Automotive-A: 40 C to 85 C High speed t AA = 15 ns Low active power 1540 mw (max.) Low CMOS standby power (L version) 2.75 mw (max.) 2.0V Data Retention (400 µw at 2.0V retention) Automatic power-down when deselected TTL-compatible inputs and outputs Easy memory expansion with and OE features Available in Pb-free and non Pb-free 44-pin TSOP II and molded 44-pin (400-Mil) SOJ packages Logic Block Diagram INPUT BUFFER Functional Description The CY7C1041BN is a high-performance CMOS static RAM organized as 262,144 words by 16 bits. Writing to the device is accomplished by taking Chip Enable () and Write Enable (WE) inputs LOW. If Byte Low Enable (BLE) is LOW, then data from I/O pins (I/O 0 through I/O 7 ), is written into the location specified on the address pins (A 0 through A 17 ). If Byte High Enable (BHE) is LOW, then data from I/O pins (I/O 8 through I/O 15 ) is written into the location specified on the address pins (A 0 through A 17 ). Reading from the device is accomplished by taking Chip Enable () and Output Enable (OE) LOW while forcing the Write Enable (WE) HIGH. If Byte Low Enable (BLE) is LOW, then data from the memory location specified by the address pins will appear on I/O 0 to I/O 7. If Byte High Enable (BHE) is LOW, then data from memory will appear on I/O 8 to I/O 15. See the truth table at the back of this data sheet for a complete description of read and write modes. The input/output pins (I/O 0 through I/O 15 ) are placed in a high-impedance state when the device is deselected ( HIGH), the outputs are disabled (OE HIGH), the BHE and BLE are disabled (BHE, BLE HIGH), or during a write operation ( LOW, and WE LOW). The CY7C1041BN is available in a standard 44-pin 400-mil-wide body width SOJ and 44-pin TSOP II package with center power and ground (revolutionary) pinout. Pin Configuration SOJ TSOP II Top View A 0 A 1 A 2 A 3 A 4 A 5 A 6 A 7 A 8 ROW DECODER 256K x 16 ARRAY COLUMN DECODER A9 A10 A11 A12 A13 A 14 15 AA16 A17 SENSE AMPS I/O 0 I/O 7 I/O 8 I/O 15 BHE WE OE BLE A 0 A 1 A 2 A 3 A 4 I/O 0 I/O 1 I/O 2 1 2 3 4 5 6 7 8 9 44 43 42 41 40 39 38 37 36 A 17 A 16 A 15 OE BHE BLE I/O 15 I/O 14 I/O 13 I/O 3 V CC 10 11 35 34 I/O 12 V SS V SS 12 33 V CC 4 I/O 13 32 I/O 11 I/O 5 14 31 I/O 10 I/O 6 15 30 I/O 9 I/O 7 16 29 I/O 8 WE 17 28 NC A 5 18 27 A 14 A 6 19 26 A 7 20 25 A 13 A 12 A 8 21 24 A 9 22 23 A 11 A 10 Cypress Semiconductor Corporation 198 Champion Court San Jose, CA 95134-1709 408-943-2600 Document #: 001-06496 Rev. *A Revised August 31, 2006

Selection Guide -15-20 Unit Maximum Access Time 15 20 ns Maximum Operating Current Commercial 190 170 ma Industrial 210 190 Automotive-A 190 Maximum CMOS Standby Current Commercial 3 3 ma Commercial L 0.5 0.5 Industrial 6 6 Automotive-A 6 Maximum Ratings (Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature... 65 C to +150 C Ambient Temperature with Power Applied... 55 C to +125 C Supply Voltage on V CC to Relative GND [1]... 0.5V to +7.0V DC Voltage Applied to Outputs in High Z State [1]... 0.5V to V CC + 0.5V DC Input Voltage [1]... 0.5V to V CC + 0.5V Current into Outputs (LOW)... 20 ma Operating Range Range Ambient Temperature [2] V CC Commercial 0 C to +70 C 5V ± 0.5 Industrial 40 C to +85 C Automotive-A 40 C to +85 C Electrical Characteristics Over the Operating Range -15-20 Parameter Description Test Conditions Min. Max. Min. Max. Unit V OH Output HIGH Voltage V CC = Min., I OH = 4.0 ma 2.4 2.4 V V OL Output LOW Voltage V CC = Min., I OL = 8.0 ma 0.4 0.4 V V IH Input HIGH Voltage 2.2 V CC + 0.5 2.2 V CC + 0.5 V V IL Input LOW Voltage [1] 0.5 0.8 0.5 0.8 V I IX Input Load Current GND < V I < V CC 1 +1 1 +1 ma I OZ Output Leakage Current GND < V OUT < V CC, Output Disabled 1 +1 1 +1 ma I CC V CC Operating Supply V CC = Max., Comm l 190 170 ma Current f = f MAX = 1/t RC Ind l 210 190 ma Auto-A 190 ma I SB1 I SB2 Automatic Power-Down Current TTL Inputs Automatic Power-Down Current CMOS Inputs Max. V CC, > V IH, V IN > V IH or 40 40 ma V IN < V IL, f = f MAX Max. V CC, > V CC 0.3V, V IN > V CC 0.3V, or V IN < 0.3V, f = 0 Notes: 1. V IL (min.) = 2.0V for pulse durations of less than 20 ns. 2. T A is the case temperature. 3. Tested initially and after any design or process changes that may affect these parameters. Comm l 3 3 ma Comm l L 0.5 0.5 ma Ind l 6 6 ma Auto-A 6 ma Document #: 001-06496 Rev. *A Page 2 of 10

Capacitance [3] Parameter Description Test Conditions Max. Unit C IN Input Capacitance T A = 25 C, f = 1 MHz, 8 pf C OUT I/O Capacitance V CC = 5.0V 8 pf AC Test Loads and Waveforms R1 481Ω 5V OUTPUT 30 pf INCLUDING JIG AND SCOPE (a) R1 481Ω 5V OUTPUT R2 5 pf 255Ω INCLUDING JIG AND SCOPE (b) R2 255Ω 3.0V GND 3 ns Equivalent to: OUTPUT ALL INPUT PULSES 90% 10% THÉ VENIN EQUIVALENT 167Ω 1.73V 90% 10% 3 ns Switching Characteristics [4] Over the Operating Range -15-20 Parameter Description Min. Max. Min. Max. Unit Read Cycle t power V CC (typical) to the First Access [5] 1 1 µs t RC Read Cycle Time 15 20 ns t AA Address to Data Valid 15 20 ns t OHA Data Hold from Address Change 3 3 ns t A LOW to Data Valid 15 20 ns t DOE OE LOW to Data Valid 7 8 ns t LZOE OE LOW to Low Z 0 0 ns t HZOE OE HIGH to High Z [6, 7] 7 8 ns t LZ LOW to Low Z [7] 3 3 ns t HZ HIGH to High Z [6, 7] 7 8 ns t PU LOW to Power-Up 0 0 ns t PD HIGH to Power-Down 15 20 ns t DBE Byte Enable to Data Valid 7 8 ns t LZBE Byte Enable to Low Z 0 0 ns t HZBE Byte Disable to High Z 7 8 ns Notes: 4. Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified I OL /I OH and 30-pF load capacitance. 5. This part has a voltage regulator which steps down the voltage from 5V to 3.3V internally. t power time has to be provided initially before a read/write operation is started. 6. t HZOE, t HZ, and t HZWE are specified with a load capacitance of 5 pf as in part (b) of AC Test Loads. Transition is measured ±500 mv from steady-state voltage. 7. At any given temperature and voltage condition, t HZ is less than t LZ, t HZOE is less than t LZOE, and t HZWE is less than t LZWE for any given device. Document #: 001-06496 Rev. *A Page 3 of 10

Switching Characteristics [4] Over the Operating Range (continued) -15-20 Parameter Description Min. Max. Min. Max. Unit [8, 9] Write Cycle t WC Write Cycle Time 15 20 ns t S LOW to Write End 12 13 ns t AW Address Set-Up to Write End 12 13 ns t HA Address Hold from Write End 0 0 ns t SA Address Set-Up to Write Start 0 0 ns t PWE WE Pulse Width 12 13 ns t SD Data Set-Up to Write End 8 9 ns t HD Data Hold from Write End 0 0 ns t LZWE WE HIGH to Low Z [7] 3 3 ns t HZWE WE LOW to High Z [6, 7] 7 8 ns t BW Byte Enable to End of Write 12 13 ns Data Retention Characteristics Over the Operating Range (L version only) Parameter Description Conditions [11] Min. Max. Unit V DR V CC for Data Retention 2.0 V I CCDR Data Retention Current V CC = V DR = 2.0V, 200 µa > V CC 0.3V, t [3] CDR Chip Deselect to Data Retention Time 0 ns V IN > V CC 0.3V or V IN < 0.3V [10] t R Operation Recovery Time t RC ns Data Retention Waveform V CC 3.0V DATA RETENTION MODE V DR > 2V 3.0V t CDR t R Notes: 8. The internal write time of the memory is defined by the overlap of LOW, and WE LOW. and WE must be LOW to initiate a write, and the transition of either of these signals can terminate the write. The input data set-up and hold timing should be referenced to the leading edge of the signal that terminates the write. 9. The minimum write cycle time for Write Cycle no. 3 (WE controlled, OE LOW) is the sum of t HZWE and t SD. 10. t r < 3 ns for the -15 speed. t r < 5 ns for the -20 and slower speeds. 11. No input may exceed V CC + 0.5V. Document #: 001-06496 Rev. *A Page 4 of 10

Switching Waveforms Read Cycle No. 1 [12, 13] t RC ADDRESS t OHA t AA DATA OUT PREVIOUS DATA VALID DATA VALID Read Cycle No. 2 (OE Controlled) [13, 14] ADDRESS t RC t A OE BHE, BLE t DOE t LZOE t HZOE t DBE t HZ DATA OUT t LZBE HIGH IMPEDAN DATA VALID t HZBE HIGH IMPEDAN V CC SUPPLY CURRENT t LZ t PU 50% t PD 50% ICC ISB Notes: 12. Device is continuously selected. OE,, BHE, and/or BHE = V IL. 13. WE is HIGH for read cycle. 14. Address valid prior to or coincident with transition LOW. Document #: 001-06496 Rev. *A Page 5 of 10

Switching Waveforms (continued) Write Cycle No. 1 ( Controlled) [15, 16] t WC ADDRESS t SA t S t AW t HA t PWE WE tbw BHE, BLE t SD t HD DATAI/O Write Cycle No. 2 (BLE or BHE Controlled) t WC ADDRESS BHE,BLE t SA t BW t AW t HA t PWE WE t S t SD t HD DATAI/O Notes: 15. Data I/O is high impedance if OE or BHE and/or BLE= V IH. 16. If goes HIGH simultaneously with WE going HIGH, the output remains in a high-impedance state. Document #: 001-06496 Rev. *A Page 6 of 10

Switching Waveforms (continued) Write Cycle No. 3 (WE Controlled, OE LOW) t WC ADDRESS t S t SA t AW t PWE t HA WE t BW BHE, BLE t HZWE t SD t HD DATA I/O t LZWE Truth Table OE WE BLE BHE I/O 0 I/O 7 I/O 8 I/O 15 Mode Power H X X X X High Z High Z Power Down Standby (I SB ) L L H L L Data Out Data Out Read All bits Active (I CC ) L L H L H Data Out High Z Read Lower bits only Active (I CC ) L L H H L High Z Data Out Read Upper bits only Active (I CC ) L X L L L Data In Data In Write All bits Active (I CC ) L X L L H Data In High Z Write Lower bits only Active (I CC ) L X L H L High Z Data In Write Upper bits only Active (I CC ) L H H X X High Z High Z Selected, Outputs Disabled Active (I CC ) Document #: 001-06496 Rev. *A Page 7 of 10

Ordering Information Speed (ns) Ordering Code Package Name Package Type Operating Range 15 CY7C1041BN-15VC 51-85082 44-pin (400-Mil) Molded SOJ Commercial CY7C1041BN-15VXC 44-pin (400-Mil) Molded SOJ (Pb-free) CY7C1041BN-15ZC 51-85087 44-pin TSOP Type II CY7C1041BN-15ZXC 44-pin TSOP Type II (Pb-free) CY7C1041BNL-15ZC 44-pin TSOP Type II CY7C1041BNL-15ZXC 44-pin TSOP Type II (Pb-free) CY7C1041BN-15ZI 44-pin TSOP Type II Industrial CY7C1041BN-15ZXI 44-pin TSOP Type II (Pb-free) CY7C1041BN-15VI 51-85082 44-pin (400-Mil) Molded SOJ CY7C1041BN-15VXI 44-pin (400-Mil) Molded SOJ (Pb-free) 20 CY7C1041BN-20VXC 44-pin (400-Mil) Molded SOJ (Pb-free) Commercial CY7C1041BNL-20VXC 44-pin (400-Mil) Molded SOJ (Pb-free) CY7C1041BN-20ZC 51-85087 44-pin TSOP Type II CY7C1041BN-20ZXC 44-pin TSOP Type II (Pb-free) CY7C1041BN-20ZI 44-pin TSOP Type II Industrial CY7C1041BN-20ZXI 44-pin TSOP Type II (Pb-free) CY7C1041BN-20VXI 51-85082 44-pin (400-Mil) Molded SOJ (Pb-free) CY7C1041BN-20ZSXA 51-85087 44-pin TSOP Type II Automotive-A Please contact local sales representative regarding availability of these parts. Package Diagrams 44-pin (400-Mil) Molded SOJ (51-85082) 51-85082-*B Document #: 001-06496 Rev. *A Page 8 of 10

Package Diagrams (continued) 44-Pin TSOP II (51-85087) 51-85087-*A All products and company names mentioned in this document may be the trademarks of their respective holders. Document #: 001-06496 Rev. *A Page 9 of 10 Cypress Semiconductor Corporation, 2006. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Document History Page Document Title: CY7C1041BN 256K x 16 Static RAM Document Number: 001-06496 REV. ECN NO. Issue Date Orig. of Change Description of Change ** 424111 See ECN NXR New Data Sheets *A 498575 See ECN NXR Added Automotive-A operating range updated Ordering Information Table Document #: 001-06496 Rev. *A Page 10 of 10