ECEN689: Special Topics in High-Speed Links Circuits and Systems Spring 2012

Similar documents
ECEN720: High-Speed Links Circuits and Systems Spring 2017

Transmission Lines. Author: Michael Leddige

ECEN689: Special Topics in High-Speed Links Circuits and Systems Spring 2012

ECE 451 Transmission Lines & Packaging

Kimmo Silvonen, Transmission lines, ver

ECE 497 JS Lecture -03 Transmission Lines

Topic 5: Transmission Lines

ECE 6340 Intermediate EM Waves. Fall Prof. David R. Jackson Dept. of ECE. Notes 7

EE141-Spring 2008 Digital Integrated Circuits EE141. Announcements EECS141 EE141. Lecture 24: Wires

Accounting for High Frequency Transmission Line Loss Effects in HFSS. Andrew Byers Tektronix

Non-Sinusoidal Waves on (Mostly Lossless)Transmission Lines

ESE 570: Digital Integrated Circuits and VLSI Fundamentals

ECE 497 JS Lecture - 18 Noise in Digital Circuits

! Crosstalk. ! Repeaters in Wiring. ! Transmission Lines. " Where transmission lines arise? " Lossless Transmission Line.

Announcements. EE141- Fall 2002 Lecture 25. Interconnect Effects I/O, Power Distribution

ECE414/514 Electronics Packaging Spring 2012 Lecture 6 Electrical D: Transmission lines (Crosstalk) Lecture topics

Transmission Line Basics

Transmission Line Basics II - Class 6

EECS 117 Lecture 3: Transmission Line Junctions / Time Harmonic Excitation

EELE 3332 Electromagnetic II Chapter 11. Transmission Lines. Islamic University of Gaza Electrical Engineering Department Dr.

SCSI Connector and Cable Modeling from TDR Measurements

Broadband transmission line models for analysis of serial data channel interconnects

Chapter 2 Circuit Elements

Understanding EMC Basics

Interconnect s Role in Deep Submicron. Second class to first class

EE141-Spring 2007 Digital Integrated Circuits. Administrative Stuff. Last Lecture. Wires. Interconnect Impact on Chip. The Wire

Transmission Lines. Plane wave propagating in air Y unguided wave propagation. Transmission lines / waveguides Y. guided wave propagation

The Wire EE141. Microelettronica

TL/Finite Length. 2Vi. What happens when a traveling wave reaches the end of a transmission line?

Modeling frequency-dependent conductor losses and dispersion in serial data channel interconnects

ESE 570: Digital Integrated Circuits and VLSI Fundamentals

Equivalent Circuit Model Extraction for Interconnects in 3D ICs

Compact Equivalent Circuit Models for the Skin Effect

GMII Electrical Specification Options. cisco Systems, Inc.

Sinusoidal Steady State Analysis (AC Analysis) Part I

Modeling copper cables and PCBs

ESE 570: Digital Integrated Circuits and VLSI Fundamentals

PHY3128 / PHYM203 (Electronics / Instrumentation) Transmission Lines

Interconnect (2) Buffering Techniques.Transmission Lines. Lecture Fall 2003

INTRODUCTION TO TRANSMISSION LINES DR. FARID FARAHMAND FALL 2012

Differential Impedance finally made simple

SRAM System Design Guidelines

Lecture Outline 9/27/2017. EE 4347 Applied Electromagnetics. Topic 4a

Physics 240 Fall 2005: Exam #3 Solutions. Please print your name: Please list your discussion section number: Please list your discussion instructor:

Experiment 06 - Extraction of Transmission Line Parameters

TC 412 Microwave Communications. Lecture 6 Transmission lines problems and microstrip lines

Power Distribution Network Design for High-Speed Printed Circuit Boards

Electrical Package Design TKK 2009 Lecture 2

Modeling of Overhead Power Lines for Broadband PLC Applications.

Lecture 23. Dealing with Interconnect. Impact of Interconnect Parasitics

Characterization of a Printed Circuit Board Via

EECS 151/251A Spring 2018 Digital Design and Integrated Circuits. Instructors: Nick Weaver & John Wawrzynek. Lecture 12 EE141

Time Domain Reflectometry Theory

ECE 497 JS Lecture -07 Planar Transmission Lines

Lecture 21: Packaging, Power, & Clock

Lecture 2 - Transmission Line Theory

LOSSY TRANSMISSION LINE MODELING AND SIMULATION USING SPECIAL FUNCTIONS

INSTITUTE OF AERONAUTICAL ENGINEERING Dundigal, Hyderabad Electronics and Communicaton Engineering

TECHNICAL REPORT: CVEL Maximum Radiated Emission Calculator: I/O Coupling Algorithm. Chentian Zhu and Dr. Todd Hubing. Clemson University

Transient Response of Transmission Lines and TDR/TDT

Transmission Lines in the Frequency Domain

5/1/2011 V R I. = ds. by definition is the ratio of potential difference of the wire ends to the total current flowing through it.

Agilent EEsof EDA.

Lecture 23: Negative Resistance Osc, Differential Osc, and VCOs

1.3 Sinusoidal Steady State

Lecture 25. Dealing with Interconnect and Timing. Digital Integrated Circuits Interconnect

ECE 6340 Intermediate EM Waves. Fall 2016 Prof. David R. Jackson Dept. of ECE. Notes 15

FINAL EXAM IN FYS-3007

Boundary and Excitation Training February 2003

Keysight Technologies Heidi Barnes

PDN Planning and Capacitor Selection, Part 2

Transmission lines. Shouri Chatterjee. October 22, 2014

TASK A. TRANSMISSION LINE AND DISCONTINUITIES

Accurate Modeling of Spiral Inductors on Silicon From Within Cadence Virtuoso using Planar EM Simulation. Agilent EEsof RFIC Seminar Spring 2004

ECE 598 JS Lecture 06 Multiconductors

Prof. Anyes Taffard. Physics 120/220. Voltage Divider Capacitor RC circuits

Electromagnetic Modeling and Signal Integrity Simulation of Power/Ground Networks in High Speed Digital Packages and Printed Circuit Boards

ARCHIVE INFORMATION ARCHIVE INFORMATION SEMICONDUCTOR AN1061 REFLECTING ON TRANSMISSION LINE EFFECTS MOTOROLA APPLICATION NOTE

Electric Circuits II Sinusoidal Steady State Analysis. Dr. Firas Obeidat

Relative Permittivity Variation Surrounding PCB Via Hole Structures

2. The following diagram illustrates that voltage represents what physical dimension?

ELECTROMAGNETISM SUMMARY. Maxwell s equations Transmission lines Transmission line transformers Skin depth

ECE 6340 Fall Homework 2. Please do the following problems (you may do the others for practice if you wish): Probs. 1, 2, 3, 4, 5, 6, 7, 10, 12

Wave Phenomena Physics 15c. Lecture 8 LC Transmission Line Wave Reflection

Introduction to RF Design. RF Electronics Spring, 2016 Robert R. Krchnavek Rowan University

Evaluating Power. Introduction. Power Evaluation. for Altera Devices. Estimating Power Consumption

Causal Modeling and Extraction of Dielectric Constant and Loss Tangent for Thin Dielectrics

AC Circuits. The Capacitor

EE292: Fundamentals of ECE

Omar M. Ramahi University of Waterloo Waterloo, Ontario, Canada

ECE 451 Advanced Microwave Measurements. TL Characterization

How to measure complex impedance at high frequencies where phase measurement is unreliable.

AN B. Basic PCB traces transmission line effects causing signal integrity degradation simulation using Altium DXP version 6.

Electromagnetic Waves

RECENT ADVANCES in NETWORKING, VLSI and SIGNAL PROCESSING

Next-Generation Packaging Technology for Space FPGAs

Salphasic Distribution of Clock Signals Vernon L. Chi UNC Chapel Hill Department of Computer Science Microelectronic Systems Laboratory

POWERING DIGITAL BOARDS

(1) The only reference material you may use is one 8½x11 crib sheet and a calculator.

Lecture 4: R-L-C Circuits and Resonant Circuits

Transcription:

ECEN689: Special Topics in High-Speed Links Circuits and Systems Spring 0 Lecture : Channel Components, Wires, & Transmission Lines Sam Palermo Analog & Mixed-Signal Center Texas A&M University

Announcements HW due NOW Lab tomorrow in ACH 03 Prelab due tomorrow Reference Material Posted on Website TDR theory application note S-parameter notes

Agenda Channel Components IC Packages, PCBs, connectors, vias, PCB Traces Wire Models Resistance, capacitance, inductance Transmission Lines Propagation constant Characteristic impedance Loss Reflections Termination examples Differential transmission lines 3

Channel Components Backplane trace Line card trace Packaged SerDes Edge connector Via stub [Meghelli (IBM) ISSCC 006] Pkg Line card trace Line card via Edge connector Backplane via Tx IC The Channel Backplane 6 trace Pkg Line card trace Line card via Edge connector Backplane via Rx IC 4

IC Packages Package style depends on application and pin count Packaging technology hasn t been able to increase pin count at same rate as on-chip aggregate bandwidth Leads to I/O constrained designs and higher data rate per pin Package Type Pin Count Small Outline Package (SOP) 8 56 Quad Flat Package (QFP) 64-304 Plastic Ball Grid Array (PBGA) 56-40 Enhanced Ball Grid Array (EBGA) 35-896 Flip Chip Ball Grid Array (FC-BGA) 089-6 SOP QFP PBGA FC-BGA [Package Images - Fujitsu] 5

IC Package Examples Wirebonding is most common die attach method Flip-chip packaging allows for more efficient heat removal D solder ball array on chip allows for more signals and lower signal and supply impedance Standard Wirebond Package Flip-Chip/Wirebond Package Flip-Chip/Solder Ball Package [Package Images - Fujitsu] 6

IC Package Model Bondwires L ~ nh/mm Mutual L K C couple ~ 0fF/mm Package Trace L ~ 0.7-nH/mm Mutual L K C layer ~ 80-90fF/mm C couple ~ 40fF/mm [Dally] 7

Printed Circuit Boards Components soldered on top (and bottom) Typical boards have 4-8 signal layers and an equal number of power and ground planes Backplanes can have over 30 layers 8

PCB Stackup Signals typically on top and bottom layers GND/Power plane pairs and signal layer pairs alternate in board interior Typical copper trace thickness 0.5oz (7.5um) for signal layers oz (35um) for power planes [Dally] 9

Connectors Connectors are used to transfer signals from board-to-board Typical differential pair density between 6-3 pairs/0mm [Tyco] 0

Connectors Important to maintain proper differential impedance through connector Crosstalk can be an issue in the connectors [Tyco]

Vias Used to connect PCB layers Made by drilling a hole through the board which is plated with copper Pads connect to signal layers/traces Clearance holes avoid power planes Expensive in terms of signal density and integrity Consume multiple trace tracks Typically lower impedance and create stubs [Dally]

Impact of Via Stubs at Connectors Packaged SerDes Backplane trace Line card trace Edge connector Via stub Legacy BP has default straight vias Creates severe nulls which kills signal integrity Refined BP has expensive backdrilled vias 3

PCB Trace Configurations Microstrips are signal traces on PCB outer surfaces Trace is not enclosed and susceptible to cross-talk Striplines are sandwiched between two parallel ground planes Has increased isolation [Johnson] 4

Wire Models Resistance Capacitance Inductance Transmission line theory 5

Wire Resistance Wire resistance is determined by material resistivity, ρ, and geometry Causes signal loss and propagation delay R ρ l A ρl wh ρ l ρl A πr R [Dally] 6

Wire Capacitance Wire capacitance is determined by dielectric permittivity, ε, and geometry Best to use lowest ε r Lower capacitance Higher propagation velocity [Dally] C wε s C πε log ( r r ) C log πε ( s r) C wε s πε log ( 4s h) 7

Wire Inductance Wire inductance is determined by material permeability, µ, and closed-loop geometry For wire in homogeneous medium CL εµ Generally µ µ 4π 0 0 7 H/m 8

Wire Models Model Types Ideal Lumped C, R, L RC transmission line LC transmission line RLGC transmission line Condition for LC or RLGC model (vs RC) f 0 R πl Wire R L C >f (LC wire) AWG4 Twisted Pair 0.08Ω/m 400nH/m 40pF/m 3kHz PCB Trace 5Ω/m 300nH/m 00pF/m.7MHz On-Chip Min. Width M6 (0.8µm CMOS node) 40kΩ/m 4µH/m 300pF/m.6GHz 9

RLGC Transmission Line Model As dx 0 ( x, t) ( x t) V I RI( x, t) L, x t ( x, t) ( x t) I V GV ( x, t) C, x t () () General Transmission Line Equations 0

Time-Harmonic Transmission Line Eqs. Assuming a traveling sinusoidal wave with angular frequency, ω dv dx ( x) ( x) di dx ( R jωl) I( x) ( G jωc) V ( x) Differentiating (3) and plugging in (4) (and vice versa) V dx I dx ( x) d ( x) γ V d γ I where γ is the propagation constant ( x) ( x) ( )( ) ( - R jωl G jωc m ) γ α jβ (5) (6) (3) (4) Time-Harmonic Transmission Line Equations

Transmission Line Propagation Constant Solutions to the Time-Harmonic Line Equations: V I γx γx ( x) V ( x) V ( x) V e V e f r f 0 What does the propagation constant tell us? Real part (α) determines attenuation/distance (Np/m) Imaginary part (β) determines phase shift/distance (rad/m) Signal phase velocity r0 γx γx ( x) I ( x) I ( x) I e I e f r f 0 where ( )( ) ( - γ α jβ R jωl G jωc m ) υ ω β (m/s) r0

Transmission Line Impedance, 0 For an infinitely long line, the voltage/current ratio is 0 From time-harmonic transmission line eqs. (3) and (4) 0 V I ( x) ( x) R G jωl jωc ( Ω) Driving a line terminated by 0 is the same as driving an infinitely long line [Dally] 3

Lossless LC Transmission Lines If RdxGdx0 γ α jβ jω α 0 β ω LC No Loss! LC Waves propagate w/o distortion Velocity and impedance independent of frequency Impedance is purely real ω υ β 0 L C LC [Johnson] 4

Low-Loss LRC Transmission Lines If R/ωL and G/ωC << Behave similar to ideal LC transmission line, but Experience resistive and dielectric loss Frequency dependent propagation velocity results in dispersion Fast step, followed by slow DC tail 5 ( )( ) β α α ω ω ω ω ω ω ω β α γ j C G L R LC j G R LC GL RC j LC j C j G L j R j D R 0 0 8 8 0 0 G R D R α α 8 8 C G L R LC ω ω ω β 8 8 C G L R LC ω ω υ Resistive Loss Dielectric Loss

Skin Effect (Resistive Loss) High-frequency current density falls off exponentially from conductor surface Skin depth, δ, is where current falls by e - relative to full conductor Decreases proportional to sqrt(frequency) Relevant at critical frequency f s where skin depth equals half conductor height (or radius) Above f s resistance/loss increases proportional to sqrt(frequency) J e d δ δ πfµσ ( ) ρ f s h πµ R( f ) R DC α R R f f f f s DC 0 s [Dally] For rectangular conductor: 6

Skin Effect (Resistive Loss) 5-mil Stripguide RDC 7 Ω m, fs 43MHz 30 AWG Pair RDC 0.08Ω m, fs 67kHz α R R f f DC 0 s [Dally] 7

Dielectric Absorption (Loss) An alternating electric field causes dielectric atoms to rotate and absorb signal energy in the form of heat tanδ D G ωc Dielectric loss is expressed in terms of the loss tangent [Dally] Loss increases directly proportional to frequency α D G 0 πf πfc tanδ D tanδ LC D L C 8

Total Wire Loss [Dally] 9

Reflections & Telegrapher s Eq. 30 T i T V I 0 0 0 0 0 0 V I V V I I I I T T i r T i i r T f r 0 0 V V I I k T T i r i r r Termination Current: With a Thevenin-equivalent model of the line: KCL at Termination: Telegrapher s Equation or Reflection Coefficient [Dally]

Termination Examples - Ideal R S 50Ω 0 50Ω, t d ns R T 50Ω in (step begins at ns) V k k i rt rs 50 V 50 50 50 50 0 50 50 50 50 0 50 50 0.5V source termination 3

Termination Examples - Open R S 50Ω 0 50Ω, t d ns R T ~ (MΩ) in (step begins at ns) termination V k k i rt rs 50 V 50 50 50 50 50 50 0 50 50 0.5V source 3

Termination Examples - Short R S 50Ω 0 50Ω, t d ns R T 0Ω in (step begins at ns) V k k i rt rs 50 V 50 50 0 50 0 50 50 50 0 50 50 0.5V source termination 33

Arbitrary Termination Example R S 400Ω 0 50Ω, t d ns R T 600Ω in (step begins at ns) V k k i rt rs 50 V 0.V 400 50 600 50 0.846 600 50 400 50 0.778 400 50 0.V termination source 0.78V 0.05V 0.340 34

Lattice Diagram R S 400Ω 0 50Ω, t d ns R T 600Ω in (step begins at ns) Rings up to 0.6V (DC voltage division) 35

Termination Reflection Patterns source R S 5Ω, RT 5Ω kr S & kr T < 0 Voltages Converge termination source termination R S 5Ω, RT 00Ω kr S < 0 & kr T > 0 Voltages Oscillate R S 00Ω, RT 5Ω kr S > 0 & kr T < 0 Voltages Oscillate termination source termination R S 00Ω, RT 00Ω kr S > 0 & kr T > 0 source Voltages Ring Up 36

Termination Schemes No Termination Little to absorb line energy Can generate oscillating waveform Line must be very short relative to signal transition time n 4-6 Limited off-chip use Source Termination Source output takes steps up Used in moderate speed pointto-point connections t nt r > round trip t porch l LC nl LC 37

Termination Schemes Receiver Termination No reflection from receiver Watch out for intermediate impedance discontinuities Little to absorb reflections at driver Double Termination Best configuration for min reflections Reflections absorbed at both driver and receiver Get half the swing relative to single termination Most common termination scheme for high performance serial links 38

Differential Transmission Lines Differential signaling advantages Self-referenced Common-mode noise rejection Increased signal swing Reduced self-induced powersupply noise [Hall] Requires x the number of signaling pins relative to singleended signaling But, smaller ratio of supply/signal (return) pins Total pin overhead is typically.3-.8x (vs x) Even mode When equal voltages drive both lines, only one mode propagates called even more Odd mode When equal in magnitude, but out of phase, voltages drive both lines, only one mode propagates called odd mode 39

Balanced Transmission Lines Even (common) mode excitation [Dally] Effective C C C Effective L L M Odd (differential) mode excitation Effective C C C C d Effective L L M even DIFF odd, CM even odd L M Cc L Cc M Cd 40

PI-Termination even R odd R R R even R odd even even odd 4

T-Termination even R R R odd ( ) even R odd 4

Next Time Channel modeling Time domain reflectometer (TDR) Network analysis 43