SN54HC20, SN74HC20 DUAL 4-INPUT POSITIVE-NAND GATES

Similar documents
SN54HC682, SN74HC682 8-BIT MAGNITUDE COMPARATORS

SN54HC153, SN74HC153 DUAL 4-LINE TO 1-LINE DATA SELECTORS/MULTIPLEXERS

SN54F109, SN74F109 DUAL J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET

SN54HC138, SN74HC138 3-LINE TO 8-LINE DECODERS/DEMULTIPLEXERS

SN54HC259, SN74HC259 8-BIT ADDRESSABLE LATCHES

SN54HC273, SN74HC273 OCTAL D-TYPE FLIP-FLOPS WITH CLEAR SCLS136B DECEMBER 1982 REVISED MAY 1997

SN54HC42, SN74HC42 4-LINE TO 10-LINE DECODERS (1 of 10)

SN54HC393, SN74HC393 DUAL 4-BIT BINARY COUNTERS

SN54F175, SN74F175 QUADRUPLE D-TYPE FLIP-FLOPS WITH CLEAR

SN54HC151, SN74HC151 8-LINE TO 1-LINE DATA SELECTORS/MULTIPLEXERS

SN54HC4060, SN74HC STAGE ASYNCHRONOUS BINARY COUNTERS AND OSCILLATORS

SN54HC164, SN74HC164 8-BIT PARALLEL-OUT SERIAL SHIFT REGISTERS

SN54HC74, SN74HC74 DUAL D-TYPE POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET SCLS094B DECEMBER 1982 REVISED MAY 1997

SN54HCT273, SN74HCT273 OCTAL D-TYPE FLIP-FLOPS WITH CLEAR

AVAILABLE OPTIONS PACKAGED DEVICES CHIP CARRIER (FK) CERAMIC DIP (JG) TL7702ACD TL7715ACD TL7702ACP TL7715ACP TL7702ACY TL7715ACY

TL7702B, TL7702BY, TL7705B, TL7705BY SUPPLY VOLTAGE SUPERVISORS

SN54F251B, SN74F251B 1-OF-8 DATA SELECTORS/MULTIPLEXERS WITH 3-STATE OUTPUTS

CD74HC147, CD74HCT147

CD74HC109, CD74HCT109

CD74HC151, CD74HCT151

CD54/74AC153, CD54/74ACT153

CD54/74HC30, CD54/74HCT30

CD74HC165, CD74HCT165

CD74HC195. High Speed CMOS Logic 4-Bit Parallel Access Register. Features. Description. Ordering Information. PInout. [ /Title (CD74 HC195 ) /Subject

CD74HC93, CD74HCT93. High Speed CMOS Logic 4-Bit Binary Ripple Counter. Description. Features. Pinout. Ordering Information

SN54F280B, SN74F280B 9-BIT PARITY GENERATORS/CHECKERS

2-input EXCLUSIVE-OR gate

Dual 3-channel analog multiplexer/demultiplexer with supplementary switches

CD54/74HC151, CD54/74HCT151

CD54/74HC393, CD54/74HCT393

2-input AND gate with open-drain output. The 74AHC1G09 is a high-speed Si-gate CMOS device.

Temperature range Name Description Version XC7SET32GW 40 C to +125 C TSSOP5 plastic thin shrink small outline package; 5 leads; body width 1.

HEF4028B. 1. General description. 2. Features. 3. Applications. 4. Ordering information. BCD to decimal decoder

CD54/74HC164, CD54/74HCT164

74HC1GU04GV. 1. General description. 2. Features. 3. Ordering information. Marking. 5. Functional diagram. Inverter

XC7SET General description. 2. Features. 3. Applications. Ordering information. Inverting Schmitt trigger

The 74LV08 provides a quad 2-input AND function.

74HC2G34; 74HCT2G34. The 74HC2G34; 74HCT2G34 is a high-speed Si-gate CMOS device. The 74HC2G34; 74HCT2G34 provides two buffers.

74HC1G86; 74HCT1G86. 2-input EXCLUSIVE-OR gate. The standard output currents are half those of the 74HC/HCT86.

CD54/74HC138, CD54/74HCT138, CD54/74HC238, CD54/74HCT238

74HC1G02; 74HCT1G02. The standard output currents are half those of the 74HC02 and 74HCT02.

The 74LV32 provides a quad 2-input OR function.

74AHC1G00; 74AHCT1G00

74VHC08; 74VHCT08. The 74VHC08; 74VHCT08 provide the quad 2-input AND function.

5-stage Johnson decade counter

TL601, TL604, TL607, TL610 P-MOS ANALOG SWITCHES

INTEGRATED CIRCUITS. 74LV00 Quad 2-input NAND gate. Product specification Supersedes data of 1998 Apr 13 IC24 Data Handbook.

The 74HC21 provide the 4-input AND function.

The 74LVC1G11 provides a single 3-input AND gate.

The 74LVC1G02 provides the single 2-input NOR function.

INTEGRATED CIRCUITS. 74F521 8-bit identity comparator. Product specification May 15. IC15 Data Handbook

74AHC02; 74AHCT02. The 74AHC02; 74AHCT02 provides a quad 2-input NOR function.

74HC General description. 2. Features. 3-to-8 line decoder, demultiplexer with address latches; inverting

74AHC1G14; 74AHCT1G14

INTEGRATED CIRCUITS. 74ALS138 1-of-8 decoder/demultiplexer. Product specification 1996 Jul 03 IC05 Data Handbook

4-bit magnitude comparator

74AHC2G126; 74AHCT2G126

INTEGRATED CIRCUITS. 74F154 1-of-16 decoder/demultiplexer. Product specification Jan 08. IC15 Data Handbook

74HC2G16; 74HCT2G16. The 74HC2G16; 74HCT2G16 is a high-speed Si-gate CMOS device. The 74HC2G16; 74HCT2G16 provides two buffers.

PHD/PHP36N03LT. 1. Product profile. 2. Pinning information. N-channel TrenchMOS logic level FET. 1.1 General description. 1.

INTEGRATED CIRCUITS. PCK2002P 533 MHz PCI-X clock buffer. Product data Supersedes data of 2001 May Dec 13. Philips Semiconductors

74AHC14; 74AHCT14. Hex inverting Schmitt trigger

INTEGRATED CIRCUITS. 74ALS30A 8-Input NAND gate. Product specification 1991 Feb 08 IC05 Data Handbook

74HC02; 74HCT02. The 74HC02; 74HCT02 provides a quad 2-input NOR function.

74HC30; 74HCT General description. 2. Features and benefits. 3. Ordering information. 8-input NAND gate

INTEGRATED CIRCUITS. 74LVC138A 3-to-8 line decoder/demultiplexer; inverting. Product specification 1998 Apr 28

NPN/PNP low V CEsat Breakthrough in Small Signal (BISS) transistor pair in a SOT457 (SC-74) Surface Mounted Device (SMD) plastic package.

74AHC259; 74AHCT259. The 74AHC259; 74AHCT259 has four modes of operation:

74HC132-Q100; 74HCT132-Q100

INTEGRATED CIRCUITS. 74F85 4-bit magnitude comparator. Product specification 1994 Sep 27 IC15 Data Handbook. Philips Semiconductors

BCD to 7-segment latch/decoder/driver

Quad bus transceiver; 3-state. The output enable inputs (OEA and OEB) can be used to isolate the buses.

INTEGRATED CIRCUITS. 74F804, 74F1804 Hex 2-input NAND drivers. Product specification Sep 14. IC15 Data Handbook

INTEGRATED CIRCUITS. 74LV688 8-bit magnitude comparator. Product specification Supersedes data of 1997 May 15 IC24 Data Handbook.

74HC1G125; 74HCT1G125

N-channel TrenchMOS logic level FET

Hex inverting Schmitt trigger with 5 V tolerant input

Dual 2-to-4 line decoder/demultiplexer

74HC238; 74HCT to-8 line decoder/demultiplexer

74AHC86; 74AHCT86. Quad 2-input EXCLUSIVE-OR gate. The 74AHC86; 74AHCT86 provides a 2-input exclusive-or function.

N-channel enhancement mode Field-Effect Transistor (FET) in a small SOT23 (TO-236AB) Surface-Mounted Device (SMD) plastic package using

74HC151-Q100; 74HCT151-Q100

8-bit binary counter with output register; 3-state

74HC594; 74HCT bit shift register with output register

The 74LV08 provides a quad 2-input AND function.

74HC3G14; 74HCT3G14. Triple inverting Schmitt trigger. The 74HC3G14; 74HCT3G14 is a high-speed Si-gate CMOS device.

74HC153-Q100; 74HCT153-Q100

INTEGRATED CIRCUITS. 74LV stage binary ripple counter. Product specification 1998 Jun 23 IC24 Data Handbook

74LVC1G79-Q100. Single D-type flip-flop; positive-edge trigger. The 74LVC1G79_Q100 provides a single positive-edge triggered D-type flip-flop.

74HC General description. 2. Features. Octal D-type flip-flop; positive-edge trigger; 3-state; inverting

74LV General description. 2. Features. 8-bit addressable latch

PHB108NQ03LT. N-channel TrenchMOS logic level FET

74LV03. 1 General description. 2 Features and benefits. 3 Ordering information. Quad 2-input NAND gate

74HC1G32-Q100; 74HCT1G32-Q100

74HC03-Q100; 74HCT03-Q100

74HC30-Q100; 74HCT30-Q100

74HC1G02-Q100; 74HCT1G02-Q100

NPN/PNP transistor pair connected as push-pull driver in a SOT457 (SC-74) Surface-Mounted Device (SMD) plastic package.

74HC4050-Q100. Hex non-inverting HIGH-to-LOW level shifter

74HC10; 74HCT General description. 2. Features and benefits. 3. Ordering information. Triple 3-input NAND gate

Transcription:

SNHC0, SN7HC0 DUAL -INPUT POSITIVE-NAND GATES SCLS0C DECEMBER REVISED MAY 7 Package Options Include Plastic Small-Outline (D) and Ceramic Flat (W) Packages, Ceramic Chip Carriers (FK), and Standard Plastic (N) and Ceramic (J) 00-mil DIPs description These devices contain two independent -input NAND gates. They perform the Boolean function Y = A B C D or Y = A + B + C + D in positive logic. The SNHC0 is characterized for operation over the full military temperature range of C to C. The SN7HC0 is characterized for operation from 0 C to C. FUTION TABLE (each gate) INPUTS OUTPUT A B C D Y H H H H L L X X X H X L X X H X X L X H X X X L H SNHC0... J OR W PACKAGE SN7HC0...D OR N PACKAGE (TOP VIEW) GND 7 0 V CC SNHC0... FK PACKAGE (TOP VIEW) 0 7 7 0 GND V CC No internal connection logic symbol 0 & This symbol is in accordance with ANSI/IEEE Std - and IEC Publication 7-. Pin numbers shown are for the D, J, N, and W packages. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Insuments semiconductor products and disclaimers thereto appears at the end of this data sheet. PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Insuments standard warranty. Production processing does not necessarily include testing of all parameters. Copyright 7, Texas Insuments Incorporated POST OFFICE BOX 0 DALLAS, TEXAS 7

SNHC0, SN7HC0 DUAL -INPUT POSITIVE-NAND GATES SCLS0C DECEMBER REVISED MAY 7 logic diagram (positive logic) Pin numbers shown are for the D, J, N, and W packages. 0 absolute maximum ratings over operating free-air temperature range Supply voltage range, V CC.......................................................... 0. V to 7 V Input clamp current, I IK (V I < 0 or V I > V CC ) (see Note ).................................... ±0 ma Output clamp current, I OK (V O < 0 or V O > V CC ) (see Note )................................ ±0 ma Continuous output current, I O (V O = 0 to V CC ).............................................. ± ma Continuous current through V CC or GND................................................... ±0 ma Package thermal impedance, θ JA (see Note ): D package.................................. 7 C/W N package................................... 7 C/W Storage temperature range, T stg................................................... C to 0 C Sesses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are sess ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES:. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.. The package thermal impedance is calculated in accordance with JESD, except for through-hole packages, which use a ace length of zero. recommended operating conditions SNHC0 SN7HC0 MIN NOM MAX MIN NOM MAX Supply voltage V = V.. VIH High-level input voltage =. V.. V = V.. = V 0 0. 0 0. VIL Low-level input voltage =. V 0. 0. V = V 0. 0. VI Input voltage 0 0 V VO Output voltage 0 0 V = V 0 000 0 000 tt Input ansition (rise and fall) time =. V 0 00 0 00 ns = V 0 00 0 00 TA Operating free-air temperature 0 C POST OFFICE BOX 0 DALLAS, TEXAS 7

SNHC0, SN7HC0 DUAL -INPUT POSITIVE-NAND GATES SCLS0C DECEMBER REVISED MAY 7 elecical characteristics over recommended operating free-air temperature range (unless otherwise noted) PARAMETER TEST CONDITIONS TA = C SNHC0 SN7HC0 MIN TYP MAX MIN MAX MIN MAX V.... IOH = 0 µa. V.... VOH VI = VIH or VIL V.... V IOH = ma. V...7. IOH =. ma V.... V 0.00 0. 0. 0. IOL = 0 µa. V 0.00 0. 0. 0. VOL VI = VIH or VIL V 0.00 0. 0. 0. V IOL = ma. V 0.7 0. 0. 0. IOL =. ma V 0. 0. 0. 0. II VI = or 0 V ±0. ±00 ±000 ±000 na ICC VI = or 0, IO = 0 V 0 0 µa Ci V to V 0 0 0 pf switching characteristics over recommended operating free-air temperature range, C L = 0 pf (unless otherwise noted) (see Figure ) PARAMETER FROM (INPUT) TO (OUTPUT) TA = C SNHC0 SN7HC0 MIN TYP MAX MIN MAX MIN MAX V 0 0 tpd A, B, C, or D Y. V ns V V 7 7 0 tt Y. V ns V 7 operating characteristics, T A = C PARAMETER TEST CONDITIONS TYP Cpd Power dissipation capacitance per gate No load pf POST OFFICE BOX 0 DALLAS, TEXAS 7

SNHC0, SN7HC0 DUAL -INPUT POSITIVE-NAND GATES SCLS0C DECEMBER REVISED MAY 7 PARAMETER MEASUREMENT INFORMATION From Output Under Test Test Point CL = 0 pf (see Note A) Input tplh tphl 0 V LOAD CIRCUIT In-Phase Output 0% 0% VOH VOL Input 0% 0% 0 V Out-of-Phase Output tphl 0% tplh VOH 0% VOL VOLTAGE WAVEFORM INPUT RISE AND FALL TIMES VOLTAGE WAVEFORMS PROPAGATION DELAY AND OUTPUT TRANSITION TIMES NOTES: A. CL includes probe and test-fixture capacitance. B. Phase relationships between waveforms were chosen arbiarily. All input pulses are supplied by generators having the following characteristics: PRR MHz, ZO = 0 Ω, = ns, = ns. C. The outputs are measured one at a time with one input ansition per measurement. D. tplh and tphl are the same as tpd. Figure. Load Circuit and Voltage Waveforms POST OFFICE BOX 0 DALLAS, TEXAS 7

IMPORTANT NOTICE Texas Insuments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI s standard warranty. Testing and other quality conol techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ( CRITICAL APPLICATIONS ). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. ILUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER S RISK. In order to minimize risks associated with the customer s applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI s publication of information regarding any third party s products or services does not constitute TI s approval, warranty or endorsement thereof. Copyright, Texas Insuments Incorporated