INTEGRATED CIRCUITS. For a complete data sheet, please also download:

Similar documents
INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:


In data sheets and application notes which still contain NXP or Philips Semiconductors references, use the references to Nexperia, as shown below.

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:


INTEGRATED CIRCUITS. For a complete data sheet, please also download:

In data sheets and application notes which still contain NXP or Philips Semiconductors references, use the references to Nexperia, as shown below.

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

In data sheets and application notes which still contain NXP or Philips Semiconductors references, use the references to Nexperia, as shown below.

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

In data sheets and application notes which still contain NXP or Philips Semiconductors references, use the references to Nexperia, as shown below.

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:


INTEGRATED CIRCUITS. For a complete data sheet, please also download:

74LV373 Octal D-type transparent latch (3-State)

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

In data sheets and application notes which still contain NXP or Philips Semiconductors references, use the references to Nexperia, as shown below.

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

74LVC573 Octal D-type transparent latch (3-State)

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

74LVC823A 9-bit D-type flip-flop with 5-volt tolerant inputs/outputs; positive-edge trigger (3-State)

74HC573; 74HCT573. Octal D-type transparent latch; 3-state. The 74HC573; 74HCT573 is functionally identical to:

74HC573; 74HCT573. Octal D-type transparent latch; 3-state. The 74HC573; 74HCT573 is functionally identical to:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

UNISONIC TECHNOLOGIES CO., LTD

74LVC574A Octal D-type flip-flop with 5-volt tolerant inputs/outputs; positive edge-trigger (3-State)

Octal buffer/line driver (3-State)

74HC General description. 2. Features. 3-to-8 line decoder, demultiplexer with address latches; inverting. Product data sheet

In data sheets and application notes which still contain NXP or Philips Semiconductors references, use the references to Nexperia, as shown below.

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

74HC General description. 2. Features. 3-to-8 line decoder, demultiplexer with address latches; inverting

74HC257; 74HCT257. Quad 2-input multiplexer; 3-state

DATA SHEET. HEF4894B 12-stage shift-and-store register LED driver. For a complete data sheet, please also download: INTEGRATED CIRCUITS

INTEGRATED CIRCUITS. 74LV273 Octal D-type flip-flop with reset; positive-edge trigger. Product specification 1997 Apr 07 IC24 Data Handbook

INTEGRATED CIRCUITS. For a complete data sheet, please also download: The IC06 74HC/HCT/HCU/HCMOS Logic Family Specifications

Octal 3-State Noninverting Transparent Latch

NTE74HC299 Integrated Circuit TTL High Speed CMOS, 8 Bit Universal Shift Register with 3 State Output

8-bit binary counter with output register; 3-state

INTEGRATED CIRCUITS. 74LVC138A 3-to-8 line decoder/demultiplexer; inverting. Product specification 1998 Apr 28

74LV374 Octal D-type flip-flop; positive edge-trigger (3-State) INTEGRATED CIRCUITS

74HC General description. 2. Features. Octal D-type flip-flop; positive-edge trigger; 3-state; inverting

74ABT899 9-bit dual latch transceiver with 8-bit parity generator/checker (3-State)

74LVC374 Octal D-type flip-flop; positive edge-trigger (3-State) INTEGRATED CIRCUITS

DATA SHEET. HEF4094B MSI 8-stage shift-and-store bus register. For a complete data sheet, please also download: INTEGRATED CIRCUITS

MM74C150 MM82C19 16-Line to 1-Line Multiplexer 3-STATE 16-Line to 1-Line Multiplexer

DATA SHEET. HEF4724B MSI 8-bit addressable latch. For a complete data sheet, please also download: INTEGRATED CIRCUITS

DATA SHEET. HEF4514B MSI 1-of-16 decoder/demultiplexer with input latches. For a complete data sheet, please also download: INTEGRATED CIRCUITS

NTE74HC173 Integrated Circuit TTL High Speed CMOS, 4 Bit D Type Flip Flop with 3 State Outputs

DATA SHEET. HEF4031B MSI 64-stage static shift register. For a complete data sheet, please also download: INTEGRATED CIRCUITS

74HC4051; 74HCT channel analog multiplexer/demultiplexer

74HC574; 74HCT574. Octal D-type flip-flop; positive edge-trigger; 3-state

UNISONIC TECHNOLOGIES CO., LTD

MM74HC573 3-STATE Octal D-Type Latch

74HC238; 74HCT to-8 line decoder/demultiplexer

4-bit magnitude comparator

74ABT ABTH bit latched transceiver with dual enable and master reset (3-State)

The 74HC21 provide the 4-input AND function.

INTEGRATED CIRCUITS. 74LV259 8-bit addressable latch. Product specification Supersedes data of 1997 Jun 06 IC24 Data Handbook.

INTEGRATED CIRCUITS. 74LV stage binary ripple counter. Product specification 1998 Jun 23 IC24 Data Handbook

74ACT825 8-Bit D-Type Flip-Flop

NL27WZ126. Dual Buffer with 3 State Outputs. The NL27WZ126 is a high performance dual noninverting buffer operating from a 1.65 V to 5.5 V supply.

Dual D Flip-Flop with Set and Reset High-Speed Silicon-Gate CMOS

74LV74 Dual D-type flip-flop with set and reset; positive-edge trigger

DATA SHEET. HEF4543B MSI BCD to 7-segment latch/decoder/driver. For a complete data sheet, please also download: INTEGRATED CIRCUITS

MM74HC574 3-STATE Octal D-Type Edge-Triggered Flip-Flop

INTEGRATED CIRCUITS. 74F85 4-bit magnitude comparator. Product specification 1994 Sep 27 IC15 Data Handbook. Philips Semiconductors

74HC244; 74HCT244. Octal buffer/line driver; 3-state

DATA SHEET. HEF4027B flip-flops Dual JK flip-flop. For a complete data sheet, please also download: INTEGRATED CIRCUITS

DATA SHEET. 74LVC16373A; 74LVCH16373A 16-bit D-type transparent latch with 5 V tolerant inputs/outputs; 3-state INTEGRATED CIRCUITS

NTE74HC109 Integrated Circuit TTL High Speed CMOS, Dual J K Positive Edge Triggered Flip Flop w/set & Reset

74AHC373; 74AHCT373. Octal D-type transparant latch; 3-state

DATA SHEET. HEF4543B MSI BCD to 7-segment latch/decoder/driver. For a complete data sheet, please also download: INTEGRATED CIRCUITS

1-OF-8 DECODER/DEMULTIPLEXER High-Speed Silicon-Gate CMOS

Transcription:

INTEGRATED CIRCUITS DATA SEET For a complete data sheet, please also download: The IC06 74C/CT/CU/CMOS ogic Family Specifications The IC06 74C/CT/CU/CMOS ogic Package Information The IC06 74C/CT/CU/CMOS ogic Package Outlines 74C/CT373 Octal D-type transparent latch; 3-state File under Integrated Circuits, IC06 September 1993

74C/CT373 FEATURES 3-state non-inverting outputs for bus oriented applications Common 3-state output enable input Functionally identical to the 63, 73 and 33 Output capability: bus driver I CC category: MSI GENERA DESCRIPTION The 74C/CT373 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TT (STT). They are specified in compliance with JEDEC standard no. 7A. The 74C/CT373 are octal D-type transparent latches featuring separate D-type inputs for each latch and 3-state outputs for bus oriented applications. A latch enable (E) input and an output enable (OE) input are common to all latches. The 373 consists of eight D-type transparent latches with 3-state true outputs. When E is IG, data at the D n inputs enters the latches. In this condition the latches are transparent, i.e. a latch output will change state each time its corresponding D-input changes. When E is OW the latches store the information that was present at the D-inputs a set-up time preceding the IG-to-OW transition of E. When OE is OW, the contents of the 8 latches are available at the outputs. When OE is IG, the outputs go to the high impedance OFF-state. Operation of the OE input does not affect the state of the latches. The 373 is functionally identical to the 33, 63 and 73, but the 63 and 33 have inverted outputs and the 63 and 73 have a different pin arrangement. QUICK REFERENCE DATA GND = 0 V; T amb =2 C; t r =t f = 6 ns TYPICA SYMBO PARAMETER CONDITIONS C CT UNIT t P / t P propagation delay C = 1 pf; V CC =V D n to Q n 12 14 ns E to Q n 1 13 ns C I input capacitance 3. 3. pf C PD power dissipation capacitance per latch notes 1 and 2 4 41 pf Notes 1. C PD is used to determine the dynamic power dissipation (P D in µw): P D =C PD V 2 CC f i + (C V 2 CC f o ) where: f i = input frequency in Mz f o = output frequency in Mz (C V 2 CC f o ) = sum of outputs C = output load capacitance in pf V CC = supply voltage in V 2. For C the condition is V I = GND to V CC. For CT the condition is V I = GND to V CC 1. V ORDERING INFORMATION See 74C/CT/CU/CMOS ogic Package Information. September 1993 2

74C/CT373 PIN DESCRIPTION PIN NO. SYMBO NAME AND FUNCTION 1 OE 3-state output enable input (active OW) 2,, 6, 9, 12, 1, 16, 19 Q 0 to Q 7 3-state latch outputs 3, 4, 7, 8, 13, 14, 17, 18 D 0 to D 7 data inputs 10 GND ground (0 V) 11 E latch enable input (active IG) 20 V CC positive supply voltage Fig.1 Pin configuration. Fig.2 ogic symbol. Fig.3 IEC logic symbol. September 1993 3

74C/CT373 FUNCTION TABE OPERATING MODES enable and read register (transparent mode) latch and read register latch register and disable outputs INPUTS INTERNA OUTPUTS OE E D ATCES n Q 0 to Q 7 l h Z Z Fig.4 Functional diagram. Notes 1. = IG voltage level h = IG voltage level one set-up time prior to the IG-to-OW E transition = OW voltage level I = OW voltage level one set-up time prior to the IG-to-OW E transition = don t care Z = high impedance OFF-state Fig. ogic diagram (one latch). Fig.6 ogic diagram. September 1993 4

74C/CT373 DC CARACTERISTICS FOR 74C For the DC characteristics see 74C/CT/CU/CMOS ogic Family Specifications. Output capability: bus driver I CC category: MSI AC CARACTERISTICS FOR 74C GND = 0 V; t r =t f = 6 ns; C =0pF SYMBO t P / t P t P / t P t PZ / t PZ t PZ / t PZ PARAMETER propagation delay 41 D n to Q n 1 12 propagation delay 0 E to Q n 18 14 3-state output enable time 44 OE to Q n 16 13 3-state output disable time 47 OE to Q n 17 14 t T / t T output transition time 14 4 t W t su t h E pulse width IG set-up time D n to E hold time D n to E T amb ( C) 74C +2 40 to +8 40 to +12 min. typ. max. min. max. min. max. 80 16 14 0 10 9 17 6 14 4 8 3 2 10 30 26 17 3 30 10 30 26 10 30 26 60 12 10 100 20 17 6 13 11 190 33 220 44 37 190 33 190 33 7 1 13 120 24 20 7 1 13 22 4 26 3 4 22 4 22 4 90 18 1 UNIT TEST CONDITIONS V CC (V) 4. 4. 4. 4. 4. 4. 4. 4. WAVEFORMS Fig.7 Fig.8 Fig.9 Fig.9 Fig.7 Fig.8 Fig.10 Fig.10 September 1993

74C/CT373 DC CARACTERISTICS FOR 74CT For the DC characteristics see 74C/CT/CU/CMOS ogic Family Specifications. Output capability: bus driver I CC category: MSI Note to CT types The value of additional quiescent supply current ( I CC ) for a unit load of 1 is given in the family specifications. To determine I CC per input, multiply this value by the unit load coefficient shown in the table below. INPUT D n E OE UNIT OAD COEFFICIENT 0.30 1.0 1.00 AC CARACTERISTICS FOR 74CT GND = 0 V; t r =t f = 6 ns; C =0pF T amb ( C) TEST CONDITIONS 17 30 4 ns 4. Fig.7 16 32 40 48 ns 4. Fig.8 19 32 40 48 ns 4. Fig.9 18 30 4 ns 4. Fig.9 74CT SYMBO PARAMETER UNIT V WAVEFORMS +2 40 to +8 40 to +12 CC (V) min. typ. max. min. max. min. max. t P / t P propagation delay D n to Q n t P / t P propagation delay E to Q n t PZ / t PZ 3-state output enable time OE to Q n t PZ / t PZ 3-state output disable time OE to Q n t T / t T output transition time 12 1 18 ns 4. Fig.7 t W t su t h E pulse width IG set-up time D n to E hold time D n to E 16 4 20 24 ns 4. Fig.8 12 6 1 18 ns 4. Fig.10 4 1 4 4 ns 4. Fig.10 September 1993 6

74C/CT373 AC WAVEFORMS (1) C : V M = 0%; V I = GND to V CC. CT : V M = 1.3 V; V I = GND to 3 V. Fig.7 Waveforms showing the input (D n ) to output (Q n ) propagation delays and the output transition times. (1) C : V M = 0%; V I = GND to V CC. CT : V M = 1.3 V; V I = GND to 3 V. Fig.8 Waveforms showing the latch enable input (E) pulse width, the latch enable input to output (Q n ) propagation delays and the output transition times. (1) C : V M = 0%; V I = GND to V CC. CT : V M = 1.3 V; V I = GND to 3 V. Fig.9 Waveforms showing the 3-state enable and disable times. The shaded areas indicate when the input is permitted to change for predictable output performance. (1) C : V M = 0%; V I = GND to V CC. CT : V M = 1.3 V; V I = GND to 3 V. Fig.10 Waveforms showing the data set-up and hold times for D n input to E input. September 1993 7

74C/CT373 PACKAGE OUTINES See 74C/CT/CU/CMOS ogic Package Outlines. September 1993 8