ACS770xCB. Thermally Enhanced, Fully Integrated, Hall Effect-Based High Precision Linear Current Sensor IC with 100 µω Current Conductor

Similar documents
ACS770xCB. Thermally Enhanced, Fully Integrated, Hall-Effect-Based High-Precision Linear Current Sensor IC with 100 µω Current Conductor

ACS772. High Accuracy, Hall-Effect-Based, 200 khz Bandwidth, Galvanically Isolated Current Sensor IC with 100 µω Current Conductor

ACS780xLR. High-Precision Linear Hall-Effect-Based Current Sensor IC With 200 µω Current Conductor

ACS781xLR. High-Precision Linear Hall-Effect-Based Current Sensor IC With 200 µω Current Conductor

Hall Effect Linear Current Sensor with Overcurrent Fault Output for <100 V Isolation Applications

Hall Effect Linear Current Sensor with Overcurrent Fault Output for <100 V Isolation Applications

3.3V Power Supply Isolated Current Sensor with Common Mode Field Rejection

Isolated Current Sensor with Common Mode Field Rejection

A1245. Chopper-Stabilized, Two Wire Hall-Effect Latch PACKAGES

A1126. Chopper-Stabilized Omnipolar Hall-Effect Switch DESCRIPTION FEATURES AND BENEFITS. PACKAGES: Not to scale. Functional Block Diagram

ACS725. Automotive-Grade, Galvanically Isolated Current Sensor IC With Common-Mode Field Rejection in a Small Footprint SOIC8 Package ACS725

APS12205, APS12215, and APS12235 High-Temperature Hall-Effect Latches for Low Voltage Applications

Hall-Effect Latch / Bipolar Switch

A1244 Chopper-Stabilized, Two Wire Hall-Effect Latch

ACS724. Automotive-Grade, Galvanically Isolated Current Sensor IC With Common-Mode Field Rejection in a Small-Footprint SOIC8 Package ACS724

Chopper-Stabilized Precision Hall-Effect Latches

Isolated Current Sensor with Common Mode Field Rejection

Discontinued Product

ACS725. Automotive-Grade, Galvanically Isolated Current Sensor IC With Common-Mode Field Rejection in a Small Footprint SOIC8 Package ACS725

Precision Hall-Effect Switch for Consumer and Industrial Applications

APS13290 and APS13291 Precision Hall-Effect Latches for Consumer and Industrial Applications

High-Temperature Precision Hall-Effect Switch

Continuous-Time Switch Family

Chopper-Stabilized, Two Wire Hall-Effect Switches

Chopper-Stabilized, Two Wire Hall-Effect Switches

Continuous-Time Switch Family

A4480 Wide Input 5 V, 50 ma, Automotive Regulator with Output Short-to-Battery Protection and Power OK

Continuous-Time Switch Family

5-V Low Drop Fixed Voltage Regulator TLE 4275

AUTOMOTIVE CURRENT TRANSDUCER OPEN LOOP TECHNOLOGY HAH1BVW S/08

5-V Low Drop Fixed Voltage Regulator TLE

5-V Low Drop Voltage Regulator TLE 4290

A1321, A1322, and A1323

Dual Low Dropout Voltage Regulator

For the electronic measurement of current: DC, AC, pulsed..., with galvanic separation between the primary and the secondary circuit.

IX4340NE. Automotive Grade 5-Ampere, Dual Low-Side MOSFET Driver INTEGRATED CIRCUITS DIVISION. Features. Description. Applications

High-Supply-Voltage, Precision Voltage Reference in SOT23 MAX6035

For the electronic measurement of current: DC, AC, pulsed..., with galvanic separation between the primary and the secondary circuit.

GM4275 GM4275 V2.03. Features. Description. Applications. Block Diagram WIDE INPUT RANGE 5V LOW DROPOUT REGULATOR WITH RESET FLAG

5-V Low Drop Fixed Voltage Regulator TLE 4279

For the electronic measurement of current: DC, AC, pulsed..., with galvanic separation between the primary and the secondary circuit.

TLE Data Sheet. Automotive Power. Low Dropout Fixed Voltage Regulator TLE42644G. Rev. 1.1,

5-V Low Drop Fixed Voltage Regulator TLE

FAN ma, Low-IQ, Low-Noise, LDO Regulator

Low Drop Voltage Regulator TLE 4295

AUTOMOTIVE CURRENT TRANSDUCER OPEN LOOP TECHNOLOGY HC6H 400-S/SP1

For the electronic measurement of current: DC, AC, pulsed..., with galvanic separation between the primary and the secondary circuit.

For the electronic measurement of current: DC, AC, pulsed..., with galvanic separation between the primary and the secondary circuit.

Low Drop Voltage Regulator TLE

Low Drop Voltage Regulator TLE 4296

For the electronic measurement of current: DC, AC, pulsed..., with galvanic separation between the primary and the secondary circuit.

Precision, Micropower, Low-Dropout, High- Output-Current, SO-8 Voltage References

Dual Low-Drop Voltage Regulator TLE 4470

TLF80511TF. Data Sheet. Automotive Power. Low Dropout Linear Fixed Voltage Regulator TLF80511TFV50 TLF80511TFV33. Rev. 1.

PRODUCTION DATA SHEET

5-V Low Drop Fixed Voltage Regulator TLE 4299

ATS177. General Description. Features. Applications. Ordering Information SINGLE OUTPUT HALL EFFECT LATCH ATS177 - P L - X - X

AUTOMOTIVE CURRENT TRANSDUCER OPEN LOOP TECHNOLOGY HC5FW 500-S

Data Sheet, Rev. 1.1, February 2008 TLE4294GV50. Low Drop Out Voltage Regulator. Automotive Power

1-A Dual-HBD (Dual-Half-Bridge Driver) TLE4207G

CA3086. General Purpose NPN Transistor Array. Applications. Pinout. Ordering Information. Data Sheet August 2003 FN483.5

DVSA2800D Series HIGH RELIABILITY HYBRID DC-DC CONVERTERS DESCRIPTION FEATURES

Chopper-Stabilized, Two-Wire Hall-Effect Switches

5-V Low-Drop Fixed Voltage Regulator TLE 4269

AUTOMOTIVE CURRENT TRANSDUCER OPEN LOOP TECHNOLOGY HC5FW 200-S/SP1

LDL212. High PSRR, low drop linear regulator IC. Datasheet. Features. Applications. Description

TOP VIEW. Maxim Integrated Products 1

For the electronic measurement of current: DC, AC, pulsed..., with galvanic separation between the primary and the secondary circuit.

HAL501...HAL506, HAL508 Hall Effect Sensor ICs MICRONAS INTERMETALL MICRONAS. Edition May 5, DS

RP mA, Ultra-Low Noise, Ultra-Fast CMOS LDO Regulator. General Description. Features. Applications. Ordering Information. Marking Information

Package Type. IXDD614PI 8-Pin DIP Tube 50 OUT 8-Lead Power SOIC with Exposed Metal Back Tube 100

TLF80511EJ. Data Sheet. Automotive Power. Low Dropout Linear Fixed Voltage Regulator TLF80511EJV50 TLF80511EJV33. Rev. 1.

Ultra-Low-Power Precision Series Voltage Reference MAX6029. Features. General Description. Ordering Information. Applications.

N.C. OUT. Maxim Integrated Products 1

MOC8111 MOC8112 MOC8113

For the electronic measurement of current: DC, AC, pulsed..., with galvanic separation between the primary and the secondary circuit.

Low-Cost, Micropower, Low-Dropout, High-Output-Current, SOT23 Voltage References

Logic Configuration Part Number Package Type Packing Method Quantity. IX4423N 8-Pin SOIC Tube 100 IX4423NTR 8-Pin SOIC Tape & Reel 2000

150 V, 2 A NPN high-voltage low V CEsat (BISS) transistor

Ref: HLSR 16-PW; HLSR 32-PW; HLSR 40-PW-000; HLSR 50-PW-000,

65 V, 100 ma NPN/PNP general-purpose transistor. Table 1. Product overview Type number Package NPN/NPN PNP/PNP Nexperia JEITA

UNISONIC TECHNOLOGIES CO., LTD

Ultra-Low-Power Series Voltage Reference

NPN/PNP transistor pair connected as push-pull driver in a SOT457 (SC-74) Surface-Mounted Device (SMD) plastic package.

5V/400mA Low Drop Voltage ILE4275 TECHNICAL DATA

UNISONIC TECHNOLOGIES CO., LTD LM78XX

TLE Data Sheet. Automotive Power. 5-V Low Dropout Voltage Regulator TLE7274-2E TLE7274-2D TLE7274-2G. Rev. 1.01,

Digital Current Transducer HO-SW series I P N = A. Ref: HO 100-SW; HO 150-SW; HO 200-SW; HO 250-SW

Low-Drop Voltage Tracker TLE 4250 G

LD A high PSRR ultra low drop linear regulator with reverse current protection. Datasheet. Features. Applications.

Ultra-Low Output Voltage, Low-Quiescent-Current Linear Regulator for High-Temperature Applications

SGM48000/1/2 High Speed, Dual Power MOSFET Drivers

DG211. Features. SPST 4-Channel Analog Switch. Part Number Information. Functional Block Diagrams. Pinout. Data Sheet December 21, 2005 FN3118.

ATS276 X - P X - B - X. Lead Free L : Lead Free G : Green

Features. Pinout. PART NUMBER PART MARKING TAPE & REEL PKG PKG. DWG. # EL7156CNZ (Note) (No longer available, recommended replacement: EL7156CSZ)

HIGH SPEED TRANSISTOR OPTOCOUPLERS

DATASHEET CA3162. Features. Description. Ordering Information. Pinout. Functional Block Diagram. A/D Converters for 3-Digit Display

with Current-Limiting Switch

5-V Low Drop Voltage Regulator TLE 4263

Distributing Tomorrow s Technologies For Today s Designs Toll-Free:

Transcription:

Features and Benefits Industry-leading total output accuracy achieved with new piecewise linear digital temperature compensation of offset and sensitivity Industry-leading noise performance through proprietary amplifier and filter design techniques 12 khz typical bandwidth 4.1 µs output rise time in response to step input current Integrated shield greatly reduces capacitive coupling from current conductor to die due to high dv/dt signals, and prevents offset drift in high-side, high voltage applications Greatly improved total output error through digitally programmed and compensated gain and offset over the full operating temperature range Small package size, with easy mounting capability Monolithic Hall IC for high reliability Ultra-low power loss: 1 µω internal conductor resistance Galvanic isolation allows use in economical, high-side current sensing in high voltage systems 4.5 to 5.5 V, single supply operation Output voltage proportional to AC or DC currents Factory-trimmed for accuracy Extremely stable output offset voltage Undervoltage lockout for V CC below specification AEC Q-1 automotive qualified UL certified, File No. E316429 Package: 5-pin package (suffix CB) PFF Leadform PSF Leadform Type tested TÜV America Certificate Number: U8V 13 8 54214 27 Description The Allegro ACS77 family of current sensor ICs provides economical and precise solutions for AC or DC current sensing. Typical applications include motor control, load detection and management, power supply and DC-to-DC converter control, inverter control, and overcurrent fault detection. The device consists of a precision, low-offset linear Hall circuit with a copper conduction path located near the die. Applied current flowing through this copper conduction path generates a magnetic field that is concentrated by a low magnetic hysteresis core, then converted by the Hall IC into a proportional voltage. Device accuracy is optimized through the close proximity of the magnetic signal to the Hall transducer. A precise, proportional output voltage is provided by the low-offset, chopper-stabilized BiCMOS Hall IC, which is programmed for accuracy at the factory. Proprietary digital temperature compensation technology greatly improves the IC accuracy and temperature stability without influencing the high bandwidth operation of the analog output. High level immunity to current conductor dv/dt and stray electric fields is offered by Allegro proprietary integrated shield technology for low output voltage ripple and low offset drift in high-side, high voltage applications. The output of the device has a positive slope (>V CC /2 for bidirectional devices) when an increasing current flows through the primary copper conduction path (from terminal 4 to terminal 5), which is the path used for current sampling. The internal resistance of this conductive path is 1 µω typical, providing low power loss. The thickness of the copper conductor allows survival of the device at high overcurrent conditions. The terminals of the Continued on the next page Additional leadforms available for qualifying volumes Typical Application 5 V Application 1. The ACS77 outputs an analog signal, V OUT, that varies linearly with the bidirectional AC or DC primary sampled current, I P, within the range specified. R F and C F are for optimal noise management, with values that depend on the application. I P 4 VCC IP+ ACS77 GND 5 IP VIOUT 1 2 3 R F C F C BYP.1 µf V OUT ACS77-DS, Rev. 1

Description (continued) conductive path are electrically isolated from the signal leads (pins 1 through 3). This allows the ACS77 family of sensor ICs to be used in applications requiring electrical isolation without the use of opto-isolators or other costly isolation techniques. The device is fully calibrated prior to shipment from the factory. The ACS77 family is lead (Pb) free. All leads are plated with 1% matte tin, and there is no Pb inside the package. The heavy gauge leadframe is made of oxygen-free copper. Selection Guide Package Primary Sampled Part Number 1 Current, I P Terminals Signal Pins (A) Sensitivity Sens (Typ.) (mv/a) Current Directionality ACS77LCB-5B-PFF-T Formed Formed ±5 4. Bidirectional ACS77LCB-5U-PFF-T Formed Formed 5 8. Unidirectional ACS77LCB-1B-PFF-T Formed Formed ±1 2. Bidirectional ACS77LCB-1U-PFF-T Formed Formed 1 4. Unidirectional ACS77LCB-1U-PSF-T Straight Formed 1 4. Unidirectional ACS77KCB-15B-PFF-T Formed Formed ±15 13.3 Bidirectional ACS77KCB-15B-PSF-T Straight Formed ±15 13.3 Bidirectional ACS77KCB-15U-PFF-T Formed Formed 15 26.7 Unidirectional ACS77KCB-15U-PSF-T Straight Formed 15 26.7 Unidirectional ACS77ECB-2B-PFF-T Formed Formed ±2 1. Bidirectional ACS77ECB-2B-PSF-T Straight Formed ±2 1. Bidirectional ACS77ECB-2U-PFF-T Formed Formed 2 2. Unidirectional ACS77ECB-2U-PSF-T Straight Formed 2 2. Unidirectional 1 Additional leadform options available for qualified volumes. 2 Contact Allegro for additional packing options. T OP ( C) 4 to 15 4 to 125 4 to 85 Packing 2 34 pieces per tube 2

Absolute Maximum Ratings Characteristic Symbol Notes Rating Unit Forward Supply Voltage V CC 6 V Reverse Supply Voltage V RCC.1 V Forward Output Voltage V IOUT 25 V Reverse Output Voltage V RIOUT.1 V Output Source Current I OUT(Source) VIOUT to GND 2.8 ma Minimum pull-up resistor of 5 Ω, from VCC to Output Sink Current I OUT(Sink) VIOUT 1 ma Nominal Operating Ambient Temperature T OP Range K 4 to 125 ºC Range E 4 to 85 ºC Range L 4 to 15 ºC Maximum Junction T J (max) 165 ºC Storage Temperature T stg 65 to 165 ºC Isolation Characteristics Characteristic Symbol Notes Rating Unit Dielectric Strength Test Voltage* V ISO Agency type-tested for 6 seconds per UL standard 695-1, 2nd Edition 48 VAC Working Voltage for Basic Isolation V WFSI For basic (single) isolation per UL standard 695-1, 2nd Edition 99 VDC or V pk 7 V rms Working Voltage for Reinforced Isolation V WFRI For reinforced (double) isolation per UL standard 695-1, 2nd Edition 636 VDC or V pk 45 V rms *6-second is only done during the UL certification process. In production, Allegro conducts 1-second isolation according to UL 695-1, 2nd Edition. 3

Thermal Characteristics may require derating at maximum conditions Characteristic Symbol Test Conditions* Value Unit Package Thermal Resistance R θja *Additional thermal information available on the Allegro website Mounted on the Allegro evaluation board with 28 mm 2 (14 mm 2 on component side and 14 mm 2 on opposite side) of 4 oz. copper connected to the primary leadframe and with thermal vias connecting the copper layers. Performance is based on current flowing through the primary leadframe and includes the power consumed by the PCB. 7 ºC/W Typical Overcurrent Capabilities 1,2 Characteristic Symbol Notes Rating Unit Overcurrent I POC T A = 85 C, 1s duration, 1% duty cycle 9 A T A = 25 C, 1s duration, 1% duty cycle 12 A T A = 15 C, 1s duration, 1% duty cycle 6 A 1 Test was done with Allegro evaluation board. The maximum allowed current is limited by T J (max) only. 2 For more overcurrent profiles, please see FAQ on the Allegro website, www.allegromicro.com. 4

Functional Block Diagram V+ IP+ VCC To all subcircuits Programming Control Temperature Sensor EEPROM and Control Logic C BYP Sensitivity Control Offset Control Dynamic Offset Cancellation Signal Recovery VIOUT C L IP GND Pin-out Diagram IP+ 4 3 VIOUT 2 GND IP 5 1 VCC Terminal List Table Number Name Description 1 VCC Device power supply terminal 2 GND Signal ground terminal 3 VIOUT Analog output signal 4 IP+ Terminal for current being sampled 5 IP Terminal for current being sampled 5

COMMON OPERATING CHARACTERISTICS valid at T OP = 4 C to 15 C, C BYP =.1 µf, and V CC = 5 V, unless otherwise specified Characteristic Symbol Test Conditions Min. Typ. Max. Unit Supply Voltage V CC 4.5 5. 5.5 V Supply Current I CC Output open 1 15 ma Supply Zener Voltage V Z T A = 25 C, I CC = 3 ma 6.5 7.5 V Power-On Delay 1,2 t POD T A = 25 C, C BYP = open 9 µs Temperature Compensation Power-On Time 1 t TC T A = 25 C, C BYP = open 9 µs Undervoltage Lockout (UVLO) V UVLOH T A = 25 C, V CC rising 3.8 V Threshold 1 V UVLOL T A = 25 C, V CC falling 3 V UVLO Enable/Disable Delay Time 1,2 t UVLOE T A = 25 C, C BYP = open, V CC Fall Time (5 V to 3 V) = 1 μs 75 µs t UVLOD T A = 25 C, C BYP = Open, V CC Recover Time (3 V to 5 V) = 1 μs 14 µs V Power-On Reset Voltage 1 PORH T A = 25 C, V CC rising 4 V V PORL T A = 25 C, V CC falling 2.7 V Rise Time 1,2 t r I P step = 6% of I P +, 1% to 9% rise time, T A = 25 C, C L =.47 nf 4.1 µs Propagation Delay Time 1,2 t PROP I P step = 6% of I P +, 2% input to 2% output, T A = 25 C, C L =.47 nf 2.4 µs Response Time 1,2 t RESPONSE I P step = 6% of I P +, 8% input to 8% output, T A = 25 C, C OUT =.47 nf 4.6 µs Internal Bandwidth BW i 3 db; T A = 25 C, C L =.47 nf 12 khz Output Load Resistance R L VIOUT to GND 4.7 kω Output Load Capacitance C L VIOUT to GND 1 nf Primary Conductor Resistance R PRIMARY T A = 25 C 1 µω V Quiescent Output Voltage 1 IOUT(QBI) Bidirectional variant, I P = A, T A = 25 C V CC /2 V V IOUT(QUNI) Unidirectional variant, I P = A, T A = 25 C.5 V Ratiometry 1 V RAT V CC = 4.5 to 5.5 V 1 % 1 See Characteristic Definitions section of this datasheet. 2 See Timing Data Section of this data sheet 6

X5B PERFORMANCE CHARACTERISTICS 1 : T OP = 4 C to 15 C, C BYP =.1 μf, V CC = 5 V, unless otherwise specified Characteristic Symbol Test Conditions Min. Typ. Max. Unit Primary Sampled Current I P 5 5 A Sensitivity 2 Sens TA Measured using full scale I P, T A = 25 C 39.4 4 4.96 mv/a Sens (TOP)HT Measured using full scale I P, T OP = 25 C to 15 C 39.4 4 4.96 mv/a Sens (TOP)LT Measured using full scale I P, T OP = 4 C to 25 C 38.6 4 41.4 mv/a Sensitivity Drift Over Lifetime 3 ΔSens LIFE T OP = 4 C to 15 C, shift after AEC Q1 grade qualification.72 ±.24.72 mv/a Noise 4 V NOISE T A = 25 C, 1 nf on VIOUT pin to GND 1 mv Nonlinearity E LIN Measured using full scale and half scale I P, 1 1 % Electrical Offset Voltage 5,6 V OE(TOP)HT I P = A, T OP = 25 C to 15 C 1 ±6 1 mv V OE(TA) I P = A, T A = 25 C 1 ±4 1 mv V OE(TOP)LT I P = A, T OP = 4 C to 25 C 2 ±6 2 mv Electrical Offset Voltage Drift I Over Lifetime 3 V P = A, T OP = 4 C to 15 C, shift after AEC Q1 grade OE(LIFE) qualification 5 ±2 5 mv Magnetic Offset Error I ERROM I P = A, T A = 25 C, after excursion of 5 A 12 3 ma Total Output Error 7 E TOT(HT) Measured using full scale I P, T OP = 25 C to 15 C 2.4 ±1.5 2.4 % E TOT(TA) Measured using full scale I P, T A = 25 C 2.4 ±.5 2.4 % E TOT(LT) Measured using full scale I P, T OP = 4 C to 25 C 3.5 ±2 3.5 % Total Output Error Drift Over T Lifetime 3 ΔE OP = 4 C to 15 C, shift after AEC Q1 grade qualification TOT(LIFE) 1.9 ±.6 1.9 % 1 See Characteristic Performance Data page for parameter distributions over temperature range. This parameter may drift a maximum of ΔSens LIFE over lifetime. 3 Based on characterization data obtained during standardized stress test for Qualification of Integrated Circuits, including Package Hysteresis. Cannot be guaranteed. Drift is a function of customer application conditions. Please contact Allegro MicroSystems for further information. 4 ±3 sigma noise voltage. 5 Drift is referred to ideal V IOUT(QBI) = 2.5 V. 6 This parameter may drift a maximum of ΔV OE(LIFE) over lifetime. 7 This parameter may drift a maximum of ΔE TOT(LIFE) over lifetime. 7

X5U PERFORMANCE CHARACTERISTICS 1 : T OP = 4 C to 15 C, C BYP =.1 μf, V CC = 5 V, unless otherwise specified Characteristic Symbol Test Conditions Min. Typ. Max. Unit Primary Sampled Current I P 5 A Sensitivity 2 Sens TA Measured using full scale I P, T A = 25 C 78.8 8 81.92 mv/a Sens (TOP)HT Measured using full scale I P, T OP = 25 C to 15 C 78.8 8 81.92 mv/a Sens (TOP)LT Measured using full scale I P, T OP = 4 C to 25 C 77.2 8 82.8 mv/a Sensitivity Drift Over Lifetime 3 ΔSens LIFE T OP = 4 C to 15 C, shift after AEC Q1 grade qualification 1.44 ±.48 1.44 mv/a Noise 4 V NOISE T A = 25 C, 1 nf on VIOUT pin to GND 2 mv Nonlinearity E LIN Measured using full scale and half scale I P 1 1 % Electrical Offset Voltage 5,6 V OE(TOP)HT I P = A, T OP = 25 C to 15 C 1 ±6 1 mv V OE(TA) I P = A, T A = 25 C 1 ±4 1 mv V OE(TOP)LT I P = A, T OP = 4 C to 25 C 2 ±6 2 mv Electrical Offset Voltage Drift I Over Lifetime 3 V P = A, T OP = 4 C to 15 C, shift after AEC Q1 grade OE(LIFE) qualification 5 ±2 5 mv Magnetic Offset Error I ERROM I P = A, T A = 25 C, after excursion of 5 A 12 3 ma Total Output Error 7 E TOT(HT) Measured using full scale I P, T OP = 25 C to 15 C 2.4 ±1.5 2.4 % E TOT(TA) Measured using full scale I P, T A = 25 C 2.4 ±.5 2.4 % E TOT(LT) Measured using full scale I P, T OP = 4 C to 25 C 3.5 ±2 3.5 % Total Output Error Drift Over T Lifetime 3 ΔE OP = 4 C to 15 C, shift after AEC Q1 grade qualification TOT(LIFE) 1.9 ±.6 1.9 % 1 See Characteristic Performance Data page for parameter distributions over temperature range. This parameter may drift a maximum of ΔSens LIFE over lifetime. 3 Based on characterization data obtained during standardized stress test for Qualification of Integrated Circuits, including Package Hysteresis. Cannot be guaranteed. Drift is a function of customer application conditions. Please contact Allegro MicroSystems for further information. 4 ±3 sigma noise voltage. 5 Drift is referred to ideal V IOUT(QBI) =.5 V. 6 This parameter may drift a maximum of ΔV OE(LIFE) over lifetime. 7 This parameter may drift a maximum of ΔE TOT(LIFE) over lifetime. 8

X1B PERFORMANCE CHARACTERISTICS 1 : T OP = 4 C to 15 C, C BYP =.1 μf, V CC = 5 V, unless otherwise specified Characteristic Symbol Test Conditions Min. Typ. Max. Unit Primary Sampled Current I P 1 1 A Sensitivity 2 Sens TA Measured using full scale I P, T A = 25 C 19.52 2 2.48 mv/a Sens (TOP)HT Measured using full scale I P, T OP = 25 C to 15 C 19.52 2 2.48 mv/a Sens (TOP)LT Measured using full scale I P, T OP = 4 C to 25 C 19.3 2 2.7 mv/a Sensitivity Drift Over Lifetime 3 ΔSens LIFE T OP = 4 C to 15 C, shift after AEC Q1 grade qualification.36 ±.12.36 mv/a Noise 4 V NOISE T A = 25 C, 1 nf on VIOUT pin to GND 6 mv Nonlinearity E LIN Measured using full scale and half scale I P 1 1 % Electrical Offset Voltage 5,6 V OE(TOP)HT I P = A, T OP = 25 C to 15 C 1 ±6 1 mv V OE(TA) I P = A, T A = 25 C 1 ±4 1 mv V OE(TOP)LT I P = A, T OP = 4 C to 25 C 2 ±6 2 mv Electrical Offset Voltage Drift I Over Lifetime 3 V P = A, T OP = 4 C to 15 C, shift after AEC Q1 grade OE(LIFE) qualification 5 ±2 5 mv Magnetic Offset Error I ERROM I P = A, T A = 25 C, after excursion of 1 A 17 425 ma Total Output Error 7 E TOT(HT) Measured using full scale I P, T OP = 25 C to 15 C 2.4 ±1.5 2.4 % E TOT(TA) Measured using full scale I P, T A = 25 C 2.4 ±.5 2.4 % E TOT(LT) Measured using full scale I P, T OP = 4 C to 25 C 3.5 ±2 3.5 % Total Output Error Drift Over T Lifetime 3 ΔE OP = 4 C to 15 C, shift after AEC Q1 grade qualification TOT(LIFE) 1.9 ±.6 1.9 % 1 See Characteristic Performance Data page for parameter distributions over temperature range. This parameter may drift a maximum of ΔSens LIFE over lifetime. 3 Based on characterization data obtained during standardized stress test for Qualification of Integrated Circuits, including Package Hysteresis. Cannot be guaranteed. Drift is a function of customer application conditions. Please contact Allegro MicroSystems for further information. 4 ±3 sigma noise voltage. 5 Drift is referred to ideal V IOUT(QBI) = 2.5 V. 6 This parameter may drift a maximum of ΔV OE(LIFE) over lifetime. 7 This parameter may drift a maximum of ΔE TOT(LIFE) over lifetime. 9

X1U PERFORMANCE CHARACTERISTICS 1 : T OP = 4 C to 15 C, C BYP =.1 μf, V CC = 5 V, unless otherwise specified Characteristic Symbol Test Conditions Min. Typ. Max. Unit Primary Sampled Current I P 1 A Sensitivity 2 Sens TA Measured using full scale I P, T A = 25 C 39.4 4 4.96 mv/a Sens (TOP)HT Measured using full scale I P, T OP = 25 C to 15 C 39.4 4 4.96 mv/a Sens (TOP)LT Measured using full scale I P, T OP = 4 C to 25 C 38.6 4 41.4 mv/a Sensitivity Drift Over Lifetime 3 ΔSens LIFE T OP = 4 C to 15 C, shift after AEC Q1 grade qualification.72 ±.24.72 mv/a Noise 4 V NOISE T A = 25 C, 1 nf on VIOUT pin to GND 12 mv Nonlinearity E LIN Measured using full scale and half scale I P 1 1 % Electrical Offset Voltage 5,6 V OE(TOP)HT I P = A, T OP = 25 C to 15 C 1 ±6 1 mv V OE(TA) I P = A, T A = 25 C 1 ±4 1 mv V OE(TOP)LT I P = A, T OP = 4 C to 25 C 2 ±6 2 mv Electrical Offset Voltage Drift I Over Lifetime 3 V P = A, T OP = 4 C to 15 C, shift after AEC Q1 grade OE(LIFE) qualification 5 ±2 5 mv Magnetic Offset Error I ERROM I P = A, T A = 25 C, after excursion of 1 A 17 425 ma Total Output Error 7 E TOT(HT) Measured using full scale I P, T OP = 25 C to 15 C 2.4 ±1.5 2.4 % E TOT(TA) Measured using full scale I P, T A = 25 C 2.4 ±.5 2.4 % E TOT(LT) Measured using full scale I P, T OP = 4 C to 25 C 3.5 ±2 3.5 % Total Output Error Drift Over T Lifetime 3 ΔE OP = 4 C to 15 C, shift after AEC Q1 grade qualification TOT(LIFE) 1.9 ±.6 1.9 % 1 See Characteristic Performance Data page for parameter distributions over temperature range. This parameter may drift a maximum of ΔSens LIFE over lifetime. 3 Based on characterization data obtained during standardized stress test for Qualification of Integrated Circuits, including Package Hysteresis. Cannot be guaranteed. Drift is a function of customer application conditions. Please contact Allegro MicroSystems for further information. 4 ±3 sigma noise voltage. 5 Drift is referred to ideal V IOUT(QBI) =.5 V. 6 This parameter may drift a maximum of ΔV OE(LIFE) over lifetime. 7 This parameter may drift a maximum of ΔE TOT(LIFE) over lifetime. 1

X15B PERFORMANCE CHARACTERISTICS 1 : T OP = 4 C to 125 C, C BYP =.1 μf, V CC = 5 V, unless otherwise specified Characteristic Symbol Test Conditions Min. Typ. Max. Unit Primary Sampled Current I P 15 15 A Sensitivity 2 Sens TA Measured using full scale I P, T A = 25 C 13.1 13.33 13.65 mv/a Sens (TOP)HT Measured using full scale I P, T OP = 25 C to 15 C 13.1 13.33 13.65 mv/a Sens (TOP)LT Measured using full scale I P, T OP = 4 C to 25 C 12.86 13.33 13.8 mv/a Sensitivity Drift Over Lifetime 3 ΔSens LIFE T OP = 4 C to 125 C, shift after AEC Q1 grade qualification.24 ±.8.24 mv/a Noise 4 V NOISE T A = 25 C, 1 nf on VIOUT pin to GND 4 mv Nonlinearity E LIN Measured using full scale and half scale I P 1 1 % Electrical Offset Voltage 5,6 V OE(TOP)HT I P = A, T OP = 25 C to 125 C 1 ±6 1 mv V OE(TA) I P = A, T A = 25 C 1 ±4 1 mv V OE(TOP)LT I P = A, T OP = 4 C to 25 C 2 ±6 2 mv Electrical Offset Voltage Drift I Over Lifetime 3 V P = A, T OP = 4 C to 125 C, shift after AEC Q1 grade OE(LIFE) qualification 5 ±2 5 mv Magnetic Offset Error I ERROM I P = A, T A = 25 C, after excursion of 15 A 225 5 ma Total Output Error 7 E TOT(HT) Measured using full scale I P, T OP = 25 C to 15 C 2.4 ±1.5 2.4 % E TOT(TA) Measured using full scale I P, T A = 25 C 2.4 ±.5 2.4 % E TOT(LT) Measured using full scale I P, T OP = 4 C to 25 C 3.5 ±2 3.5 % Total Output Error Drift Over T Lifetime 3 ΔE OP = 4 C to 125 C, shift after AEC Q1 grade qualification TOT(LIFE) 1.9 ±.6 1.9 % 1 See Characteristic Performance Data page for parameter distributions over temperature range. This parameter may drift a maximum of ΔSens LIFE over lifetime. 3 Based on characterization data obtained during standardized stress test for Qualification of Integrated Circuits, including Package Hysteresis. Cannot be guaranteed. Drift is a function of customer application conditions. Please contact Allegro MicroSystems for further information. 4 ±3 sigma noise voltage. 5 Drift is referred to ideal V IOUT(QBI) = 2.5 V. 6 This parameter may drift a maximum of ΔV OE(LIFE) over lifetime. 7 This parameter may drift a maximum of ΔE TOT(LIFE) over lifetime. 11

X15U PERFORMANCE CHARACTERISTICS 1 : T OP = 4 C to 125 C, C BYP =.1 μf, V CC = 5 V, unless otherwise specified Characteristic Symbol Test Conditions Min. Typ. Max. Unit Primary Sampled Current I P 15 A Sensitivity 2 Sens TA Measured using full scale I P, T A = 25 C 26.2 26.66 27.3 mv/a Sens (TOP)HT Measured using full scale I P, T OP = 25 C to 15 C 26.2 26.66 27.3 mv/a Sens (TOP)LT Measured using full scale I P, T OP = 4 C to 25 C 25.73 26.66 27.59 mv/a Sensitivity Drift Over Lifetime 3 ΔSens LIFE T OP = 4 C to 125 C, shift after AEC Q1 grade qualification.48 ±.16.48 mv/a Noise 4 V NOISE T A = 25 C, 1 nf on VIOUT pin to GND 6 mv Nonlinearity E LIN Measured using full scale and half scale I P 1 1 % Electrical Offset Voltage 5,6 V OE(TOP)HT I P = A, T OP = 25 C to 125 C 1 ±6 1 mv V OE(TA) I P = A, T A = 25 C 1 ±4 1 mv V OE(TOP)LT I P = A, T OP = 4 C to 25 C 2 ±6 2 mv Electrical Offset Voltage Drift I Over Lifetime 3 V P = A, T OP = 4 C to 125 C, shift after AEC Q1 grade OE(LIFE) qualification 5 ±2 5 mv Magnetic Offset Error I ERROM I P = A, T A = 25 C, after excursion of 15 A 225 5 ma Total Output Error 7 E TOT(HT) Measured using full scale I P, T OP = 25 C to 15 C 2.4 ±1.5 2.4 % E TOT(TA) Measured using full scale I P, T A = 25 C 2.4 ±.5 2.4 % E TOT(LT) Measured using full scale I P, T OP = 4 C to 25 C 3.5 ±2 3.5 % Total Output Error Drift Over T Lifetime 3 ΔE OP = 4 C to 125 C, shift after AEC Q1 grade qualification TOT(LIFE) 1.9 ±.6 1.9 % 1 See Characteristic Performance Data page for parameter distributions over temperature range. This parameter may drift a maximum of ΔSens LIFE over lifetime. 3 Based on characterization data obtained during standardized stress test for Qualification of Integrated Circuits, including Package Hysteresis. Cannot be guaranteed. Drift is a function of customer application conditions. Please contact Allegro MicroSystems for further information. 4 ±3 sigma noise voltage. 5 Drift is referred to ideal V IOUT(QBI) =.5 V. 6 This parameter may drift a maximum of ΔV OE(LIFE) over lifetime. 7 This parameter may drift a maximum of ΔE TOT(LIFE) over lifetime. 12

X2B PERFORMANCE CHARACTERISTICS 1 : T OP = 4 C to 85 C, C BYP =.1 μf, V CC = 5 V, unless otherwise specified Characteristic Symbol Test Conditions Min. Typ. Max. Unit Primary Sampled Current I P 2 2 A Sensitivity 2 Sens TA Measured using full scale I P, T A = 25 C 9.76 1 1.24 mv/a Sens (TOP)HT Measured using full scale I P, T OP = 25 C to 15 C 9.76 1 1.24 mv/a Sens (TOP)LT Measured using full scale I P, T OP = 4 C to 25 C 9.65 1 1.35 mv/a Sensitivity Drift Over Lifetime 3 ΔSens LIFE T OP = 4 C to 85 C, shift after AEC Q1 grade qualification.18 ±.6.18 mv/a Noise 4 V NOISE T A = 25 C, 1 nf on VIOUT pin to GND 3 mv Nonlinearity E LIN Measured using full scale and half scale I P 1 1 % Electrical Offset Voltage 5,6 V OE(TOP)HT I P = A, T OP = 25 C to 85 C 1 ±6 1 mv V OE(TA) I P = A, T A = 25 C 1 ±4 1 mv V OE(TOP)LT I P = A, T OP = 4 C to 25 C 2 ±6 2 mv Electrical Offset Voltage Drift I Over Lifetime 3 V P = A, T OP = 4 C to 85 C, shift after AEC Q1 grade OE(LIFE) qualification 5 ±2 5 mv Magnetic Offset Error I ERROM I P = A, T A = 25 C, after excursion of 2 A 25 575 ma Total Output Error 7 E TOT(HT) Measured using full scale I P, T OP = 25 C to 15 C 2.4 ±1.5 2.4 % E TOT(TA) Measured using full scale I P, T A = 25 C 2.4 ±.5 2.4 % E TOT(LT) Measured using full scale I P, T OP = 4 C to 25 C 3.5 ±2 3.5 % Total Output Error Drift Over T Lifetime 3 ΔE OP = 4 C to 85 C, shift after AEC Q1 grade qualification TOT(LIFE) 1.9 ±.6 1.9 % 1 See Characteristic Performance Data page for parameter distributions over temperature range. This parameter may drift a maximum of ΔSens LIFE over lifetime. 3 Based on characterization data obtained during standardized stress test for Qualification of Integrated Circuits, including Package Hysteresis. Cannot be guaranteed. Drift is a function of customer application conditions. Please contact Allegro MicroSystems for further information. 4 ±3 sigma noise voltage. 5 Drift is referred to ideal V IOUT(QBI) = 2.5 V. 6 This parameter may drift a maximum of ΔV OE(LIFE) over lifetime. 7 This parameter may drift a maximum of ΔE TOT(LIFE) over lifetime. 13

X2U PERFORMANCE CHARACTERISTICS 1 : T OP = 4 C to 85 C, C BYP =.1 μf, V CC = 5 V, unless otherwise specified Characteristic Symbol Test Conditions Min. Typ. Max. Unit Primary Sampled Current I P 2 A Sensitivity 2 Sens TA Measured using full scale I P, T A = 25 C 19.52 2 2.48 mv/a Sens (TOP)HT Measured using full scale I P, T OP = 25 C to 15 C 19.52 2 2.48 mv/a Sens (TOP)LT Measured using full scale I P, T OP = 4 C to 25 C 19.3 2 2.7 mv/a Sensitivity Drift Over Lifetime 3 ΔSens LIFE T OP = 4 C to 85 C, shift after AEC Q1 grade qualification.36 ±.12.36 mv/a Noise 4 V NOISE T A = 25 C, 1 nf on VIOUT pin to GND 6 mv Nonlinearity E LIN Measured using full scale and half scale I P 1 1 % Electrical Offset Voltage 5,6 V OE(TOP)HT I P = A, T OP = 25 C to 85 C 1 ±6 1 mv V OE(TA) I P = A, T A = 25 C 1 ±4 1 mv V OE(TOP)LT I P = A, T OP = 4 C to 25 C 2 ±6 2 mv Electrical Offset Voltage Drift I Over Lifetime 3 V P = A, T OP = 4 C to 85 C, shift after AEC Q1 grade OE(LIFE) qualification 5 ±2 5 mv Magnetic Offset Error I ERROM I P = A, T A = 25 C, after excursion of 2 A 25 575 ma Total Output Error 7 E TOT(HT) Measured using full scale I P, T OP = 25 C to 15 C 2.4 ±1.5 2.4 % E TOT(TA) Measured using full scale I P, T A = 25 C 2.4 ±.5 2.4 % E TOT(LT) Measured using full scale I P, T OP = 4 C to 25 C 3.5 ±2 3.5 % Total Output Error Drift Over T Lifetime 3 ΔE OP = 4 C to 85 C, shift after AEC Q1 grade qualification TOT(LIFE) 1.9 ±.6 1.9 % 1 See Characteristic Performance Data page for parameter distributions over temperature range. This parameter may drift a maximum of ΔSens LIFE over lifetime. 3 Based on characterization data obtained during standardized stress test for Qualification of Integrated Circuits, including Package Hysteresis. Cannot be guaranteed. Drift is a function of customer application conditions. Please contact Allegro MicroSystems for further information. 4 ±3 sigma noise voltage. 5 Drift is referred to ideal V IOUT(QBI) =.5 V. 6 This parameter may drift a maximum of ΔV OE(LIFE) over lifetime. 7 This parameter may drift a maximum of ΔE TOT(LIFE) over lifetime. 14

Characteristic Performance Data Data taken using the ACS77LCB-5B Accuracy Data Electrical Offset Voltage versus Ambient Temperature Sensitivity versus Ambient Temperature VOE (mv) 6 4 2 41. 4.8 4.6 4.4 4.2-2 -4-6 -8 4. 39.8 39.6 39.4 Sens (mv/a) E LIN (%) -.1 -.2 -.3 -.4 -.5 -.6 Nonlinearity versus Ambient Temperature Magnetic Offset Error versus Ambient Temperature -.7 5 -.8 -.9 I ERROM (ma) 25 2 15 1 E TOT (%) Total Output Error versus Ambient Temperature 2.5 2. 1.5 1..5 -.5-1. -1.5 Mean + 3 sigma Mean Mean 3 sigma 15

Characteristic Performance Data Data taken using the ACS77LCB-1B Accuracy Data Electrical Offset Voltage versus Ambient Temperature Sensitivity versus Ambient Temperature VOE (mv) 8 6 4 2-2 -4-6 -8 Sens (mv/a) 2.4 2.3 2.2 2.1 2. 19.9 19.8 19.7 19.6 E LIN (%) -.1 -.2 -.3 -.4 -.5 -.6 Nonlinearity versus Ambient Temperature Magnetic Offset Error versus Ambient Temperature -.7 IERROM (ma) 4 35 3 25 2 15 1 5 E TOT (%) Total Output Error versus Ambient Temperature 2.5 2. 1.5 1..5 -.5-1. -1.5-2. Mean + 3 sigma Mean Mean 3 sigma 16

Characteristic Performance Data Data taken using the ACS77KCB-15B Accuracy Data Electrical Offset Voltage versus Ambient Temperature Sensitivity versus Ambient Temperature VOE (mv) 8 6 13.6 13.55 13.5 4 2 13.45 13.4 13.35-2 13.3 13.25 13.2-4 -6 13.15 13.1 Sens (mv/a) ELIN (%) -.1 -.2 -.3 -.4 -.5 -.6 -.7 Nonlinearity versus Ambient Temperature Magnetic Offset Error versus Ambient Temperature -.8 I ERROM (ma) 45 4 35 3 25 2 15 1 5 ETOT (%) Total Output Error versus Ambient Temperature 2. 1.5 1..5 -.5-1. -1.5-2. Mean + 3 sigma Mean Mean 3 sigma 17

Characteristic Performance Data Data taken using the ACS77ECB-2B Accuracy Data Electrical Offset Voltage versus Ambient Temperature Sensitivity versus Ambient Temperature VOE (mv) 6 4 2-2 -4 Sens (mv/a) 1.15 1.1 1.5 1. 9.95 9.9 9.85-6 9.8 -.1 Nonlinearity versus Ambient Temperature 6 5 Magnetic Offset Error versus Ambient Temperature E LIN (%) -.2 -.3 -.4 IERROM (ma) 4 3 2 -.5 1 -.6 1.5 Total Output Error versus Ambient Temperature 1..5 ETOT (%) -.5-1. -1.5-2. Mean + 3 sigma Mean Mean 3 sigma 18

Characteristic Performance Data Data taken using the ACS77LCB-1B Timing Data Response Time I P = 6 A, 1% to 9% rise time = 1 µs, C BYPASS =.1 µf, C L =.47 nf I P = 6 A V IOUT 8% of input 8% of output t RESPONSE = 4.56 µs Rise Time I P = 6 A, 1% to 9% rise time = 1 µs, C BYPASS =.1 µf, C L =.47 nf I P = 6 A 9% of output V IOUT t r = 4.1 µs 1% of output 19

Propagation Time I P = 6 A, 1% to 9% rise time = 1 µs, C BYPASS =.1 µf, C L =.47 nf I P = 6 A t PROP = 2.4 µs V IOUT 2% of input 2% of output Power-On Delay I P = 6 A DC, C BYPASS = Open, C L =.47 nf V CC V CC (min) t POD = 88 µs 9% of output V IOUT 2

UVLO Enable Time ( t UVLOE ) I P = A, C BYPASS = Open, C L = Open, V CC 5 V to 3 V fall time = 1 µs t UVLOE = 75.3 µs V UVLOL V CC V IOUT V IOUT = V UVLO Disable Time ( t UVLOD ) I P = A, C BYPASS = Open, C L = Open, V CC 3 V to 5 V recovery time = 1 µs t UVLOD = 13.9 µs V CC V CC (min) 9% of output V IOUT 21

Definitions of Accuracy Characteristics Characteristic Definitions Sensitivity (Sens). The change in device output in response to a 1 A change through the primary conductor. The sensitivity is the product of the magnetic circuit sensitivity (G/ A) and the linear IC amplifier gain (mv/g). The linear IC amplifier gain is programmed at the factory to optimize the sensitivity (mv/a) for the half-scale current of the device. Noise (V NOISE ). The noise floor is derived from the thermal and shot noise observed in Hall elements. Dividing the noise (mv) by the sensitivity (mv/a) provides the smallest current that the device is able to resolve. Nonlinearity (E LIN ). The ACS77 is designed to provide a linear output in response to a ramping current. Consider two current levels, I1 and I2. Ideally, the sensitivity of a device is the same for both currents, for a given supply voltage and temperature. Nonlinearity is present when there is a difference between the sensitivities measured at I1 and I2. Nonlinearity is calculated separately for the positive (E LINpos ) and negative (E LINneg ) applied currents as follows: where: E LINpos = 1 (%) {1 (Sens IPOS2 / Sens IPOS1 ) } E LINneg = 1 (%) {1 (Sens INEG2 / Sens INEG1 )} Sens Ix = (V IOUT(Ix) V IOUT(Q) )/ Ix and I POSx and I NEGx are positive and negative currents. Then: E LIN = max( E LINpos, E LINneg ) Ratiometry. The device features a ratiometric output. This means that the quiescent voltage output, V IOUTQ, and the magnetic sensitivity, Sens, are proportional to the supply voltage, V CC. The ratiometric change (%) in the quiescent voltage output is defined as: V IOUTQ(VCC) V IOUTQ(5V) V IOUTQ( V) = 1 (%) V CC 5 V and the ratiometric change (%) in sensitivity is defined as: Sens (VCC ) Sens (5V) Sens ( V) = 1 (%) V CC 5 V Quiescent output voltage (V IOUT(Q) ). The output of the device when the primary current is zero. For bidirectional current flow, it nominally remains at V CC 2. Thus, V CC = 5 V translates into V IOUT(QBI) = 2.5 V. For unidirectional devices, when V CC = 5 V, V IOUT(QUNI) =.5 V. Variation in V IOUT(Q) can be attributed to the resolution of the Allegro linear IC quiescent voltage trim, magnetic hysteresis, and thermal drift. Electrical offset voltage (V OE ). The deviation of the device output from its ideal quiescent value of V CC 2 for bidirectional sensor ICs and.5 V for unidirectional sensor ICs, due to nonmagnetic causes. Magnetic offset error (I ERROM ). The magnetic offset is due to the residual magnetism (remnant field) of the core material. The magnetic offset error is highest when the magnetic circuit has been saturated, usually when the device has been subjected to a full-scale or high-current overload condition. The magnetic offset is largely dependent on the material used as a flux concentrator. Total Output Error (E TOT ). The maximum deviation of the actual output from its ideal value, also referred to as accuracy, illustrated graphically in the output voltage versus current chart on the following page. E TOT is divided into four areas: A at 25 C. Accuracy at the zero current flow at 25 C, without the effects of temperature. A over Δ temperature. Accuracy at the zero current flow including temperature effects. Full-scale current at 25 C. Accuracy at the full-scale current at 25 C, without the effects of temperature. Full-scale current over Δ temperature. Accuracy at the fullscale current flow including temperature effects. V IOUT(IP) V IOUT_IDEAL(IP) E TOT(IP) = 1 (%) Sens IDEAL I P where V IOUT_IDEAL(IP) = V IOUT(Q) + (Sens IDEAL I P ) 22

Definitions of Dynamic Response Characteristics Power-On Delay (t POD ). When the supply is ramped to its operating voltage, the device requires a finite time to power its internal components before responding to an input magnetic field. Power-On Delay, t POD, is defined as the time it takes for the output voltage to settle within ±1% of its steady state value under an applied magnetic field, after the power supply has reached its minimum specified operating voltage, V CC (min), as shown in the chart at right. Temperature Compensation Power-On Time (t TC ). After Power-On Delay, t POD, elapses, t TC also is required before a valid temperature compensated output. Rise Time (t r ). The time interval between a) when the device reaches 1% of its full scale value, and b) when it reaches 9% of its full scale value. Both t r and t RESPONSE are detrimentally affected by eddy current losses observed in the conductive IC ground plane. Response Time (t RESPONSE ) The time interval between a) when the applied current reaches 8% of its final value, and b) when the sensor reaches 8% of its output corresponding to the applied current. Propagation Delay (t PROP ). The time interval between a) when the input current reaches 2% of its final value, and b) when the output reaches 2% of its final value. Output Voltage versus Sampled Current Total Output Error at A and at Full-Scale Current Accuracy Ove r Temperature Increasing V IOUT (V) Average V IOUT Accuracy 25 C Only Accuracy Ove r Temperature I P(min) Accuracy 25 C Only (%) Applied Magnetic Field I P (A) +I P (A) 9 Transducer Output A Half Scale I P(max) Rise Time, t r Decreasing V IOUT (V) 2 1 Propagation Delay, t PROP t Accuracy 25 C Only Accuracy Ove r Temperature 23

Power-On Reset Voltage (V POR ) At power-up, to initialize to a known state and avoid current spikes, the ACS77 is held in Reset state. The Reset signal is disabled when V CC reaches V UVLOH and time t PORR has elapsed, allowing output voltage to go from a high impedance state into normal operation. During power-down, the Reset signal is enabled when V CC reaches V PORL, causing output voltage to go into a high impedance state. (Note that a detailed description of POR and UVLO operation can be found in the Functional Description section.) Undervoltage Lockout Threshold (V UVLO ) If V CC drops below V UVLOL, output voltage will be locked to GND. If V CC starts rising, the ACS77 will come out of the locked state when V CC reaches V UVLOH. UVLO Enable/Disable Delay Time (t UVLO ) When a falling V CC reaches V UVLOL, time t UVLOE is required to engage Undervoltage Lockout state. When V CC rises above V UVLOH, time t UVLOD is required to disable UVLO and have a valid output voltage. Power-On Reset Release Time (t PORR ) When V CC rises to V PORH, the Power-On Reset Counter starts. The ACS77 output voltage will transition from a high impedance state to normal operation only when the Power-On Reset Counter has reached t PORR and V CC has exceeded V UVLOH. 24

Functional Description Power-On Reset (POR) and Undervoltage Lock-Out (UVLO) Operation The descriptions in this section assume: Temperature = 25 C, V CC = 5 V, no output load, and no significant current flow through the sensor IC. Voltage levels shown are specific to a bidirectional ACS77, however the POR and UVLO functionality described also applies to unidirectional sensors. The reference numbers section refer to figures 1 and 2. Power-Up At power-up, as V CC ramps up, the output is in a high impedance state. When V CC crosses V PORH (location [1] in figure 1 and [ 1 ] in figure 2), the POR Release counter starts counting for t PORR. At this point, if V CC exceeds V UVLOH [ 2 ], the output will go to V CC / 2 after t UVLOD [ 3 ]. If V CC does not exceed V UVLOH [2], the output will stay in the high impedance state until V CC reaches V UVLOH [3] and then will go to V CC / 2 after t UVLOD [ 4 ]. V CC drops below V CC (min) = 4.5 V If V CC drops below V UV- LOL [ 4, 5 ], the UVLO Enable Counter starts counting. If V CC is still below V UVLOL when the counter reaches t UVLOE, the UVLO function will be enabled and the ouput will be pulled near GND [ 6 ]. If V CC exceeds V UVLOL before the UVLO Enable Counter reaches t UVLOE [ 5 ], the output will continue to be V CC / 2. Coming Out of UVLO While UVLO is enabled [ 6 ], if V CC exceeds V UVLOH [ 7 ], UVLO will be disabled after t UVLOD, and the output will be V CC / 2 [ 8 ]. Power-Down As V CC ramps down below V UVLOL [ 6, 9 ], the UVLO Enable Counter will start counting. If V CC is higher than V PORL when the counter reaches t UVLOE, the UVLO function will be enabled and the output will be pulled near GND [ 1 ]. The output will enter a high impedance state as V CC goes below V PORL [ 11 ]. If V CC falls below V PORL before the UVLO Enable Counter reaches t UVLOE, the output will transition directly into a high impedance state [ 7 ]. 25

V CC 5. V UVLOH V UVLOL 1 2 3 5 6 7 9 1 11 4 8 V PORH V PORL t UVLOE t UVLOE GND V OUT 2.5 Slope = V CC / 2 Time t PORR t UVLOD t UVLOD GND High Impedance High Impedance Time Figure 1. POR and UVLO Operation: Slow Rise Time case V CC 5. V UVLOH V UVLOL V PORH V PORL 1 2 4 5 6 7 3 < t UVLOE GND Time V OUT 2.5 t PORR Slope = V CC / 2 < t UVLOE Slope = V CC / 2 t UVLOD GND High Impedance High Impedance Time Figure 2. POR and UVLO Operation: Fast Rise Time case 26

Chopper Stabilization Technique When using Hall-effect technology, a limiting factor for switchpoint accuracy is the small signal voltage developed across the Hall element. This voltage is disproportionally small relative to the offset that can be produced at the output of the Hall sensor IC. This makes it difficult to process the signal while maintaining an accurate, reliable output over the specified operating temperature and voltage ranges. Chopper stabilization is a unique approach used to minimize Hall offset on the chip. Allegro employs a patented technique to remove key sources of the output drift induced by thermal and mechanical stresses. This offset reduction technique is based on a signal modulation-demodulation process. The undesired offset signal is separated from the magnetic field-induced signal in the frequency domain, through modulation. The subsequent demodulation acts as a modulation process for the offset, causing the magnetic field-induced signal to recover its original spectrum at baseband, while the DC offset becomes a high-frequency signal. The magneticsourced signal then can pass through a low-pass filter, while the modulated DC offset is suppressed. In addition to the removal of the thermal and stress related offset, this novel technique also reduces the amount of thermal noise in the Hall sensor IC while completely removing the modulated residue resulting from the chopper operation. The chopper stabilization technique uses a high-frequency sampling clock. For demodulation process, a sample-and-hold technique is used. This high-frequency operation allows a greater sampling rate, which results in higher accuracy and faster signal-processing capability. This approach desensitizes the chip to the effects of thermal and mechanical stresses, and produces devices that have extremely stable quiescent Hall output voltages and precise recoverability after temperature cycling. This technique is made possible through the use of a BiCMOS process, which allows the use of low-offset, low-noise amplifiers in combination with high-density logic integration and sample-and-hold circuits. Regulator Clock/Logic Hall Element Amp Anti-Aliasing LP Filter Tuned Filter Concept of Chopper Stabilization Technique 27

A ACS77xCB Package CB, 5-pin package, leadform PFF.5 R1 R3 14.±.2.5 B 3.±.2 4.±.2 1.5±.1 R2 4 5 4 1º±2 3 21.4 3.5±.2.8 13.±.1 17.5±.2 1.5 1.91 4.4±.1 Branded Face B PCB Layout Reference View 1 2 3.381 +.6.3 2.9±.2 5º±5 NNNNNNN TTT - AAA 1.±.1 3.5±.2 LLLLLLL YYWW 7.±.1 C 1 Standard Branding Reference View.51±.1 1.9±.2 N = Device part number T = Temperature code A = Amperage range L = Lot number Y = Last two digits of year of manufacture W = Week of manufacture = Supplier emblem For Reference Only; not for tooling use (reference DWG-9111, DWG-911) Dimensions in millimeters Dimensions exclusive of mold flash, gate burrs, and dambar protrusions Exact case and lead configuration at supplier discretion within limits shown B C A Dambar removal intrusion Perimeter through-holes recommended Branding scale and appearance at supplier discretion Creepage distance, current terminals to signal pins: 7.25 mm Clearance distance, current terminals to signal pins: 7.25 mm Package mass: 4.63 g typical 28

A ACS77xCB Package CB, 5-pin package, leadform PSF 14.±.2.8.31 5 3.±.2 4 4.±.2 1.5±.1 1.5.59 1.91.75 Recommended PCB Layout View 2.75±.1 23.5±.5 NNNNNNN TTT - AAA 13.±.1 LLLLLLL 4.4±.1 1 2 3 1.±.1 Branded Face.381 +.6.3 2.9±.2 3.5±.2 5º±5 1 YYWW B Standard Branding Reference View N = Device part number T = Temperature code A = Amperage range L = Lot number Y = Last two digits of year of manufacture W = Week of manufacture = Supplier emblem 7.±.1 For Reference Only; not for tooling use (reference DWG-9111, DWG-911) Dimensions in millimeters Dimensions exclusive of mold flash, gate burrs, and dambar protrusions Exact case and lead configuration at supplier discretion within limits shown A Dambar removal intrusion.51±.1 B Branding scale and appearance at supplier discretion 1.9±.2 Creepage distance, current terminals to signal pins: 7.25 mm Clearance distance, current terminals to signal pins: 7.25 mm Package mass: 4.63 g typical 29

Revision History Revision Revision Date Description of Revision 1 December 8, 214 Revised Selection Guide Copyright 211-214, reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current. Allegro s products are not to be used in any devices or systems, including but not limited to life support devices or systems, in which a failure of Allegro s product can reasonably be expected to cause bodily harm. The information included herein is believed to be accurate and reliable. However, assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use. For the latest version of this document, visit our website: www.allegromicro.com 3