A Bottom-gate Depletion-mode Nanowire Field Effect Transistor (NWFET) Model Including a Schottky Diode Model

Similar documents
MI 48824, USA ABSTRACT

Electrical Characteristics of Multilayer MoS 2 FET s

Electrostatics of Nanowire Transistors

Gate Coupling and Charge Distribution in Nanowire Field Effect Transistors

Fermi Level Pinning at Electrical Metal Contacts. of Monolayer Molybdenum Dichalcogenides

Compact Model of a ph Sensor with Depletion-Mode Silicon-Nanowire Field-Effect Transistor

Characteristics and parameter extraction for NiGe/n-type Ge Schottky diode with variable annealing temperatures

Analytic Model for Photo-Response of p-channel MODFET S

Doping-Free Fabrication of Carbon Nanotube Based Ballistic CMOS Devices and Circuits

Multicolor Graphene Nanoribbon/Semiconductor Nanowire. Heterojunction Light-Emitting Diodes

Semiconductor Physics fall 2012 problems

Schottky Rectifiers Zheng Yang (ERF 3017,

1 Name: Student number: DEPARTMENT OF PHYSICS AND PHYSICAL OCEANOGRAPHY MEMORIAL UNIVERSITY OF NEWFOUNDLAND. Fall :00-11:00

Modeling of the Substrate Current and Characterization of Traps in MOSFETs under Sub-Bandgap Photonic Excitation

Drift-diffusion model for single layer transition metal dichalcogenide field-effect transistors

(a) (b) Supplementary Figure 1. (a) (b) (a) Supplementary Figure 2. (a) (b) (c) (d) (e)

Current mechanisms Exam January 27, 2012

Semiconductor Physics Problems 2015

EECS130 Integrated Circuit Devices

Al/Ti/4H SiC Schottky barrier diodes with inhomogeneous barrier heights

UNIVERSITY OF CALIFORNIA College of Engineering Department of Electrical Engineering and Computer Sciences. EECS 130 Professor Ali Javey Fall 2006

MOS Transistor I-V Characteristics and Parasitics

Stabilizing the forming process in unipolar resistance switching

Spring Semester 2012 Final Exam

Final Examination EE 130 December 16, 1997 Time allotted: 180 minutes

CHAPTER 5 EFFECT OF GATE ELECTRODE WORK FUNCTION VARIATION ON DC AND AC PARAMETERS IN CONVENTIONAL AND JUNCTIONLESS FINFETS

For wurtzite structured materials, such as ZnO, GaN, and. Temperature Dependence of the Piezotronic Effect in ZnO Nanowires

Supporting information

Section 12: Intro to Devices

MOS Transistors. Prof. Krishna Saraswat. Department of Electrical Engineering Stanford University Stanford, CA

Section 12: Intro to Devices

Module-6: Schottky barrier capacitance-impurity concentration

MOSFET: Introduction

Lecture 04 Review of MOSFET

M R S Internet Journal of Nitride Semiconductor Research

This article has been accepted and published on J-STAGE in advance of copyediting. Content is final as presented.

Scaling Issues in Planar FET: Dual Gate FET and FinFETs

Appendix 1: List of symbols

Impact of oxide thickness on gate capacitance Modelling and comparative analysis of GaN-based MOSHEMTs

8. Schottky contacts / JFETs

Understanding the effect of n-type and p-type doping in the channel of graphene nanoribbon transistor

Metal Semiconductor Contacts

A Numerical Study of Scaling Issues for Schottky Barrier Carbon Nanotube Transistors

Lecture 12: MOS Capacitors, transistors. Context

A Theoretical Investigation of Surface Roughness Scattering in Silicon Nanowire Transistors

Supplementary Information

Schottky diodes. JFETs - MESFETs - MODFETs

FIELD-EFFECT TRANSISTORS

Review Energy Bands Carrier Density & Mobility Carrier Transport Generation and Recombination

Carbon Nanotube Devices for GHz to THz Applications

Supporting Information

GaN based transistors

Fundamentals of the Metal Oxide Semiconductor Field-Effect Transistor

AS MOSFETS reach nanometer dimensions, power consumption

Lecture 6: 2D FET Electrostatics

Diameter Optimization for Highest Degree of Ballisticity of Carbon Nanotube Field Effect Transistors I. Khan, O. Morshed and S. M.

Modelling of capacitance and threshold voltage for ultrathin normally-off AlGaN/GaN MOSHEMT

MOSFET. Id-Vd curve. I DS Transfer curve V G. Lec. 8. Vd=1V. Saturation region. V Th

Normally-Off GaN Field Effect Power Transistors: Device Design and Process Technology Development

Enhanced Performance of Flexible ZnO Nanowire Based Room-Temperature Oxygen Sensors by Piezotronic Effect

Supplementary Figure S1. AFM images of GraNRs grown with standard growth process. Each of these pictures show GraNRs prepared independently,

Class 05: Device Physics II

MSE 310/ECE 340: Electrical Properties of Materials Fall 2014 Department of Materials Science and Engineering Boise State University

Lecture 15 OUTLINE. MOSFET structure & operation (qualitative) Review of electrostatics The (N)MOS capacitor

MOS Capacitor MOSFET Devices. MOSFET s. INEL Solid State Electronics. Manuel Toledo Quiñones. ECE Dept. UPRM.

Subthreshold and scaling of PtSi Schottky barrier MOSFETs

Classification of Solids

ECE-305: Fall 2017 MOS Capacitors and Transistors

Integrated Circuits & Systems

Metallic: 2n 1. +n 2. =3q Armchair structure always metallic = 2

I-V characteristics model for Carbon Nanotube Field Effect Transistors

Lecture 15 OUTLINE. MOSFET structure & operation (qualitative) Review of electrostatics The (N)MOS capacitor

The Gradual Channel Approximation for the MOSFET:

Lecture 12: MOSFET Devices

MOSFET Model with Simple Extraction Procedures, Suitable for Sensitive Analog Simulations

Semiconductor Physics fall 2012 problems

Switching characteristics of lateral-type and vertical-type SiC JFETs depending on their internal parasitic capacitances

Electric Field-Dependent Charge-Carrier Velocity in Semiconducting Carbon. Nanotubes. Yung-Fu Chen and M. S. Fuhrer

Temperature Dependent Intrinsic Carrier Mobility and Carrier Concentration in Individual ZnO Nanowire with Metal Contacts

Figure 3.1 (p. 141) Figure 3.2 (p. 142)

Electrical Contacts to Carbon Nanotubes Down to 1nm in Diameter

A QUANTITATIVE MODEL FOR QUANTUM TRANSPORT IN NANO-TRANSISTORS

II III IV V VI B C N. Al Si P S. Zn Ga Ge As Se Cd In Sn Sb Te. Silicon (Si) the dominating material in IC manufacturing

ECE 305 Exam 5 SOLUTIONS: Spring 2015 April 17, 2015 Mark Lundstrom Purdue University

Department of Electronic Engineering, Chienkuo Technology University, No. 1, Chieh Shou N. Rd., Changhua City, 500 Taiwan, R.O.C.

Chapter 4 Field-Effect Transistors

Theory of Electrical Characterization of Semiconductors

Sample Exam # 2 ECEN 3320 Fall 2013 Semiconductor Devices October 28, 2013 Due November 4, 2013

Extensive reading materials on reserve, including

Fabrication of a 600V/20A 4H-SiC Schottky Barrier Diode

TRANSPARENT oxide thin-film transistors (TFTs) are of

N Channel MOSFET level 3

An Analytical Model for a Gate-Induced-Drain-Leakage Current in a Buried-Channel PMOSFET

Lecture 2. Introduction to semiconductors Structures and characteristics in semiconductors

Supporting Information

Avalanche breakdown. Impact ionization causes an avalanche of current. Occurs at low doping

Electrical Characteristics of MOS Devices

Typical example of the FET: MEtal Semiconductor FET (MESFET)

Rectification in a Black Phosphorus/WS2 van der. Waals Heterojunction Diode

Graphene photodetectors with ultra-broadband and high responsivity at room temperature

Transcription:

Journal of the Korean Physical Society, Vol. 55, No. 3, September 2009, pp. 1162 1166 A Bottom-gate Depletion-mode Nanowire Field Effect Transistor (NWFET) Model Including a Schottky Diode Model Y. S. Yu Department of Information & Control Engineering and Electronic Technology Institute, Hankyong National University, Anseong 456-749 S. H. Lee, D. S. Kim, Y. C. Jung and S. W. Hwang Department of Computer & Electronics Engineering and Research Center for Time Domain Nano-Functional Devices, Korea University, Seoul 136-075 D. Ahn Institute of Quantum Information Processing & Systems, University of Seoul, Seoul 130-743 (Received 26 August 2008) We present a compact model for a bottom-gate depletion-mode nanowire field-effect transistor (NWFET) including a Schottky diode model for efficient circuit simulation. The NWFET model is based on an equivalent circuit corresponding to two back-to-back Schottky diodes for the metalsemiconductor (MS) contacts separated by a depletion-mode NWFET for the intrinsic NWFET. The previously developed depletion-mode NWFET model is used for the intrinsic part of the NWFET. The Schottky diode model for the M-S contacts includes the thermionic field emission (TFE) and the thermionic emission (TE) mechanisms for reverse bias and forward bias, respectively. Our newly developed model is integrated into Advanced Design System (ADS), in which the extrinsic part (Schottky diode model) and the intrinsic part of the NWFET are developed by utilizing the symbolically defined device (SDD) for an equation-based nonlinear model. The results simulated from the newly developed NWFET model reproduce the experimental results within 10% errors. The mobilities extracted from the newly developed NWFET model are compared with those extracted from the previously reported NWFET model which replaced the Schottky diodes with series resistances. PACS numbers: 85.30.V, 85.30.T, 85.30.H, 73.40.S, 79.40 Keywords: Nanowire field-effect transistor, Schottky diode, Thermionic emission, Thermionic field emission, Equivalent circuit I. INTRODUCTION Semiconducting nanowires offer many opportunities for the assembly of nanoscale devices and arrays by using the bottom-up paradigm [1,2]. Semiconducting nanowire field-effect transistor (NWFETs) fabricated by using the bottom-up paradigm have demonstrated promising fieldeffect transistor (FET) characteristics in top-gate [3], back-gate [4 7], and surround-gate [8] FET geometries. The nanowire circuits defined by assembly of nanowire components, such as the NWFETs, have already been demonstrated [9 11]. Many NWFETs had bottom-gate structures [1,2,4 7], and most NWFETS have operated in the accumulation or the depletion mode [1 4,8,12,13]. The NWFETs using a semiconducting nanowire generally have a metal-semiconductor-metal (MSM) structure E-mail: ysyu@hknu.ac.kr; Fax: +82-31-670-5299 -1162- [1 13]. The metal-semiconductor (MS) contacts can be classified as Schottky and Ohmic contacts [14]. Most NWFETs are composed of two Schottky contacts connected back to back in series with a semiconducting nanowire operating as an intrinsic NWFET [14]. A few compact models of depletion-mode NWFETs with bottom-gate structure have been reported so far to design and simulate the nanowire circuits [12, 13, 15]. Yim et al. [12] used an equivalent circuit model of a depletion-mode ZnO NWFET with a back-gate structure by using PSPICE. It consisted of back-to-back diodes for the metal-nanowire contacts and a MOSFET for the nanowire channel. Because it used the built-in diode model and MOSFET LEVEL 1 model provided by PSPICE, the physical characteristics of the depletionmode NWFET could not be explained exactly. Cha et al. [13] proposed a capacitance and current-voltage model of a depletion-mode GaN NWFET with a bottom-gate

A Bottom-gate Depletion-mode Nanowire Field Effect Transistor (NWFET) Model Y. S. Yu et al. -1163- Fig. 1. 3D schematic diagram of an n-type NWFET with a bottom-gate structure. structure by using a simplified electrostatic analysis. The model included the surface depletion effects. The model did not include current conduction due to accumulated charges in the nanowire when charges were accumulated by the applied gate voltage. Recently, we developed a depletion-mode NWFET model, including the surface depletion effect and the accumulated charges [15]. However, because the NWFET model does not yet consider the nonlinear characteristics for the MS Schottky contacts, a new NWFET model including the nonlinear contact model is required. In this paper, for efficient circuit simulation, we will present a new compact model of depletion-mode n-type NWFET. The NWFET model will be based on an equivalent circuit corresponding to two back-to-back Schottky diodes for the MS contacts separated by one depletionmode NWFET for the intrinsic NWFET. The intrinsic NWFET model will include the current conduction of bulk charges through the center neutral region and of accumulation charges through the surface accumulation region; thus, it will include all current conduction mechanisms of an NWFET operating at various bias conditions. The Schottky diode model for the MS contacts will include the thermionic field emission (TFE) and the thermionic emission (TE) mechanisms for reverse bias and forward bias, respectively. To verify the validity of our model, we compare the results from our model with the experimental results for two types of NWFETs. II. NWFET MODELING Figure 1 shows the 3-dimensional (3D) schematic diagram of a n-type NWFET with a bottom-gate structure used in this work. The NWFET channel doped with n-type doping concentration, Nd, is contacted by two metal electrodes (source and drain), and the bottom silicon gate is used to control the potential of the semiconducting nanowire. Here, W nw, L nw, t nw, and ε nw are the width, the length, the thickness, and the dielectric permittivity of the nanowire, respectively, t i and ε i are the thickness and the dielectric permittivity of the insulator, respectively, and x ds is the surface depletion depth. The surface depletion depth is given by x ds = (2ε nw V bi /qn d ) 1/2, where q is the electron charge and V bi is the surface Fermi level pinning potential by surface states [13]. The source in the device is grounded, and the voltages V ds and V gs are applied to the drain and the gate, respectively. The NWFET has an MSM structure. An equivalent circuit of the NWFET consists of two Schottky diodes (for MS contacts) connected backto-back in series with an intrinsic bottom-gate depletionmode NWFET, as shown in Fig. 2. Here, V is is the voltage of the intrinsic source node, and V id is that of the intrinsic drain node. The intrinsic NWFET model has been derived with the following procedure [15]. Solving the Poisson s equation in the vertical direction of the channel, the depletion width in the nanowire, x d, is expressed as [16] x d (y) = W { eff ε nw C i 1 } 2C 2 + 1 i qn d ε nw Weff 2 [V G V F B V (y)], (1) where W eff = W nw 2x ds and C i is the gate insulator capacitance per unit length [13]. Under this condition, the conducting channel is in the center neutral portion (non-depleted region) of the nanowire, and the total number of mobile carriers per unit length in the center neutral channel (Q n) is given by Q n = qn d W eff (t eff x d ), (2) where t eff = t nw x ds. The depletion region at the bottom side in the nanowire disappears, and electrons are accumulated at the bottom surface. Under this situation, the total number of mobile carriers per unit length in the channel, which includes the total number of electrons per unit length in the center neutral region and in the accumulated region (Q acc), is given by Q n = qn d W eff t eff, Q acc = C i[v G V F B V (y)], (3) where V (y) is the channel potential at location y in the channel and V F B is the flat-band voltage of the gate. Depending on the bias-conditions, the mechanism of current conduction in a depletion-mode NWFET can be complicated. A depletion-mode NWFET has two current components. One is the body current, I body, occurring in the center neutral region of the device when the carriers in the nanowire are not fully depleted: I body = Q n µ n0 1 µn0 ν sat V y dv dy. (4)

-1164- Journal of the Korean Physical Society, Vol. 55, No. 3, September 2009 Fig. 2. Equivalent circuit of the NWFET. where µ no is the low-field bulk mobility and v sat is the electron saturated velocity. The other is the accumulation current, I acc, due to the electrons accumulated when the carriers at the bottom surface are accumulated: I acc = Q acc µ s0 1 µs0 ν sat V y dv dy. (5) where µ so (= k 1 µ no ) is the low-field bulk mobility for the mobile carriers in the accumulated region. Here, k 1 is a fitting parameter to account for the surface scattering effect. Depending on the bias-conditions, there are six cases of current conduction in depletion-mode NWFET, as shown in Ref. 15. The Schottky diode model for the MS contacts has been derived with the following procedure [17, 18]: the electron transport mechanisms for the MS barrier in NWFETs at forward bias and reverse bias hve been reported to be TE and TFE, respectively [14, 17]. The current for the forward bias region of the Schottky diode can be modeled by using the classic TE equation [19]. The current for the reverse bias region of the Schottky diode can be modeled by using the TFE equation for reverse bias voltage and intermediate temperature [20]. The current I of the TFE model can be expressed as [14, 17,18,20] I = SJ s exp( qv/ε ), (6) J s = A T 2 (πe 00 ) 1/2 φ B [ ev + kt cosh(e 00 /kt) ]1/2 exp( φ B E 0 ), (7) where V is the voltage applied to the Schottky diode, S is the diode area, A is the Richardson constant, φ B is the Schottky-barrier height (SBH), k is the Boltzmann constant, and T is the temperature. Other constants, such as ε, E o, and E oo, are given in Ref. 17 and 18. For the high current of the forward bias region, a series resistance due to the contact resistance is included in the Schottky diode model [17]. Barrier lowering of the SBH Fig. 3. I ds V ds characteristics of an n-type GaN NWFET with a bottom-gate structure for various values of V gs. in our model is represented by the following parameterbased equation [21], which is made to simply be put into the circuit simulator ADS [22]: φ B = φ B0 AV DS + BV GS + C. (8) Here, φ B0 is the ideal SBH without any SBH lowering effects [23], and A, B, and C are the fitting parameters for the V ds dependence, the V gs dependence, and the surface state effects [21], respectively. To implement the intrinsic part and the extrinsic part (two Schottky diodes) in the NWFET into ADS, each part utilizes a symbolically defined device (SDD) of the equation-based nonlinear model in ADS, based on the above equations for the drain current and the Schottky diode current. III. MODEL VERIFICATION Figure 3 shows the drain current-drain voltage (I ds V ds ) characteristics of an n-type GaN NWFET with a bottom-gate structure for various values of the gate voltage (V gs ). Symbols and lines denote the experimental data [13] and the data fitted by the newly developed model, respectively. Parameters for the intrinsic NWFET, fitted by the newly developed model, are t i = 40 nm, t nw = W nw = 33 nm, L nw = 4 µm, N d = 1.3 10 19 cm 3, V F B = 0.2 V, µ n0 = 13.8 cm 2 /Vs, ν sat = 3 10 7 cm/s, k 1 = 0.5, θ = 0.1, V bi = 1.0 V, n = 1.5, and I 0 = 2 10 8 A. Parameters for the MS contacts, fitted by the newly developed model, are φ B0 = 2.0 ev, A = 0.5, B = 0.12, and C = 0.1. Fitting data simulated with the newly developed model reproduce the experimental data within a 5% error. Compared with the previously reported model of the NWFET [15] consisting of an intrinsic NWET and the source/drain series resistances, the mobility extracted by using the newly developed model is similar to that extracted by the previously reported model. The contact characteristics of the GaN NWFET show that its MS contacts do

A Bottom-gate Depletion-mode Nanowire Field Effect Transistor (NWFET) Model Y. S. Yu et al. -1165- less than that extracted by using the newly developed model including the Schottky diode models. This mobility extraction shows that the newly developed model can explain more exactly the nonlinear characteristics of the MS contacts than the previously reported model which replaces the Schottky diodes with series resistances. IV. CONCLUSIONS Fig. 4. (a) I ds V ds characteristics of an n-type Si NWFET with a bottom-gate structure for various values of V gs and (b) I ds V gs characteristics of the Si NWFET for various values of V ds. not have Schottky barriers, but rather barriers that are nearly Ohmic. Figures 4(a) and (b) show the I ds V ds characteristics of an n-type Si NWFET with a bottom-gate structure for various values of V gs and the drain-current-gate voltage (I ds V gs ) characteristics of the Si NWFET for various values of V ds, respectively. Symbols and lines denote the experimental data [24] and the data fitted by the newly developed model, respectively. Parameters for the intrinsic NWFET [25,26], fitted by the newly developed model, are t i = 50 nm, t nw = W nw = 100 nm, L nw = 2 µm, N d = 3 10 18 cm 3, V F B = 0.5 V, µ n0 = 100 cm 2 /Vs, ν sat = 2 10 5 cm/s, k 1 = 1.0, θ = 0.001, V bi = 1.0 V, n = 1.5, and I 0 = 2 10 9 A. Parameters for the MS contacts, fitted by the newly developed model, are φ B0 = 0.6956 ev, A = 0.02, B = 0.0024, and C = 0.22. Fitting data simulated with the newly developed model reproduce the experimental data within a 10% error. The value of the mobility (= (di ds /dv gs )Lln[(2t i + t nw /2)/(t nw /2)]/(2πε i V ds )) extracted from the previously reported model [15] which replaces the Schottky diodes with series resistances (R s = R d = 300 kω) is 38 cm 2 /Vs at V ds = 1 V, which is In summary, a compact model of a bottom-gate depletion-mode NWFET including a Schottky diode model for efficient circuit simulation was presented. The NWFET model was based on an equivalent circuit corresponding to two back-to-back Schottky diodes for the MS contacts separated by a depletion-mode NWFET for the intrinsic NWFET. The previously developed depletionmode NWFET model was used for the intrinsic part of the NWFET. The Schottky diode model for the MS contacts included the TFE and the TE mechanisms for reverse bias and forward bias, respectively. Our newly developed model was integrated into ADS, in which the extrinsic part (Schottky diode model) and intrinsic part of the NWFET were developed by utilizing the SDD for an equation-based nonlinear model. The results simulated with the newly developed NWFET model reproduced the experimental results within 10% errors. The mobilities extracted from the newly developed NWFET model were compared with those extracted from the previously reported NWFET model which replaced the Schottky diodes with series resistances. REFERENCES [1] L. Wei and C. M. Lieber, J. Phys. D: Appl. Phys. 39, R387 (2006). [2] C. M. Lieber and Z. L. Wang, MRS Bull. 32, 99 (2007). [3] J. Xiang, W. Lu, Y. Hu, Y. Wu, H. Yan and C. M. Lieber, Nature 441, 489 (2006). [4] S. Han, W. Jin, D. Zhang, T. Tang, C. Li, X. Liu, Z. Liu, B. Lei and C. Zhou, Chem. Phys. Lett. 389, 176 (204). [5] W. I. Park, J. S. Kim, G.-C. Yi, M. H. Bae and H.-J. Lee, Appl. Phys. Lett. 85, 5052 (2004). [6] D. Wang, Q. Wang, A. Javey, R. Tu, H. Dai, H. Kim, P. C. Mclntyre, T. Krishnamohan and K. C. Saraswat, Appl. Phys. Lett. 83, 2432 (2003). [7] S. M. Koo, M. D. Edelstein, Q. Li, C. A. Richter and E. M. Vogel, Nanotechnology 16, 1482 (2006). [8] T. L. Wade, X. Hoffer, A. D. Mohammed, J.-F. Dayen, D. Pribat and J.-E. Wegrowe, Nanotechnology 18, 125201 (2007). [9] R. S. Friedman, M. C. McAlpine, D. S. Ricketts, D. Ham and C. M. Lieber, Nature 434, 1085 (2005). [10] Y. Huang, X. Duan, Y. Cui, L. J. Lauhon, K. H. Kim and C. M. Lieber, Science 294, 1313 (2001). [11] Z. Zhong, D. Wang, Y. Cui, M. W. Bockrath and C. M. Lieber, Science 302, 1377 (2003).

-1166- Journal of the Korean Physical Society, Vol. 55, No. 3, September 2009 [12] C. Y. Yim, D. Y. Jeon, K. H. Kim, G. T. Kim, Y. S. Woo, S. Roth, J. S. Lee and S. Kim, J. Korean Phys. Soc. 48, 1565 (2006). [13] H.-Y. Cha, H. Wu, M. Chandrashekhar, Y. C. Choi, S. Chae, G. Koley and M. G. Spencer, Nanotechnology 17, 1264 (2006). [14] Z. Y. Zhang, C. H. Jin, X. L. Liang, Q. Chen and L.-M. Peng, Appl. Phys. Lett. 88, 073102 (2006). [15] Y. S. Yu, S. H. Lee, J. H. Oh, H. J. Kim, S. W. Hwang and D. Ahn, Semicond. Sci. Technol. 23, 035025 (2008). [16] J.-P. Colinge, IEEE Trans. Electron Devices 37, 718 (1990). [17] S. H. Lee, Y. S. Yu, S. W. Hwang and D. Ahn, J. Nanosci. Nanotechnol. 7, 4089 (2007). [18] S. H. Lee, Y. S. Yu, H. J. Kim, S. W. Hwang and D. Ahn, J. Korean Phys. Soc. 51, S298 (2007). [19] S. M. Sze, Physics of Semiconductor Devices, 2nd ed (Wiley, New York, 1981). [20] F. A. Padovani and R. Stratton, Solid State Electron. 9, 695 (1966). [21] S. H. Lee, Y. S. Yu, S. W. Hwang and D. Ahn, published to IEEE Trans. Nanotechnol. 8 (2009). [22] Agilent Technologies 2003 Advanced Design System. [23] S. Adachi, Properties of Group-IV, III-V and II-VI Semiconductors (John Wiley & Sons Ltd, West Sussex, England, 2005). [24] D. S. Kim, Y. C. Jung, M. Y. Park, B. S. Kim, S. H. Hong, M. S. Choi, M. G. Kang, Y. S. Yu, D. Whang and S. W. Hwang, IEEE Trans. Nanotechnol. 7, 683 (2008). [25] W. I. Park, J. Korean Phys. Soc. 53, L1759 (2008). [26] S.-H. Woo and D. Hwang, J. Korean Phys. Soc. 54, 152 (2009).