Three-wire Serial EEPROMs AT93C46 AT93C56 (1) AT93C66 (2)

Similar documents
3-wire Serial EEPROMs AT93C56A AT93C66A. Advance Information. Features. Description. Pin Configurations. 2K (256 x 8 or 128 x 16)

3-wire Serial EEPROMs AT93C46 AT93C56 (1) AT93C66 (2) Features. Description. Pin Configurations. 1K (128 x 8 or 64 x 16) 2K (256 x 8 or 128 x 16)

512K (64K x 8) OTP EPROM AT27C512R

Three-wire Serial EEPROM AT93C46D

256K (32K x 8) OTP EPROM AT27C256R

SPI Serial EEPROMs AT25128 AT Features. Description. Pin Configurations. 128K (16,384 x 8) 256K (32,768 x 8)

Space Products. Technical Note. Package Thermal Characteristics in a Space Environment. 1. Introduction

MC74LCX138 Low Voltage CMOS 3 to 8 Decoder/Demultiplexer With 5 V Tolerant Inputs The MC74LCX138 is a high performance, 3 to 8 decoder/demultiplexer o

Low-voltage and Standard-voltage Operation. User-selectable Internal Organization. 1K: 64 x 16

LOW POWER SCHOTTKY. GUARANTEED OPERATING RANGES ORDERING INFORMATION

20-V N-Channel 1.8-V (G-S) MOSFET

Atmel ATtiny87/ATtiny167

SP490/SP491. Full Duplex RS-485 Transceivers. Now Available in Lead Free Packaging

CAT93C56, CAT93C57. 2-Kb Microwire Serial CMOS EEPROM. CAT93C57 Not Recommended for New Designs: Replace with CAT93C56

Low Capacitance ESD Protection - SP3003 Series. Description. Features. Applications. LCD/ PDP TVs DVD Players Desktops MP3/ PMP Digital Cameras

SP1001 Series - 8pF 15kV Unidirectional TVS Array

Interval and Wipe/Wash Wiper Control IC with Delay U641B

ATtiny87/ATtiny167. Appendix A - ATtiny87/ATtiny167 Automotive Specification at 150 C DATASHEET. Description

100-Tap Digitally Programmable Potentiometer (DPP )

Interval and Wipe/Wash Wiper Control IC with Delay U641B

Precision Micropower 2.5V ShuntVoltage Reference

CAT93C46. 1 kb Microwire Serial EEPROM

32-Tap Digitally Programmable Potentiometer (DPP )

ATmega16M1/32M1/32C1/64M1/64C1

General Purpose ESD Protection - SP1001 Series. Description. Features. Applications

REFLECTIVE OBJECT SENSOR

2SA2029 / 2SA1774EB / 2SA1774 / 2SA1576UB / 2SA1576A / 2SA1037AK. Outline. Base UMT3. Base. Package size (mm) Taping code

ATtiny bit AVR Microcontroller with 16K Bytes In-System Programmable Flash DATASHEET APPENDIX B. Appendix B ATtiny1634 Specification at 125 C

100-Tap Digitally Programmable Potentiometer (DPP )

Replacing ATA5567/T5557/ TK5551 with ATA5577. Application Note. Replacing ATA5567/T5557/TK5551 with ATA5577

G D S. Drain-Source Voltage 30 V Gate-Source Voltage. at T =100 C Continuous Drain Current 3

CAT Kb SPI Serial CMOS EEPROM

G D S. Drain-Source Voltage 60 V Gate-Source Voltage + 20 V. at T =100 C Continuous Drain Current 3. Linear Derating Factor 0.

32-Tap Digitally Programmable Potentiometer (DPP )

DATA SHEET. PDTA124E series PNP resistor-equipped transistors; R1 = 22 kω, R2 = 22 kω DISCRETE SEMICONDUCTORS

7WB Bit Bus Switch. The 7WB3306 is an advanced high speed low power 2 bit bus switch in ultra small footprints.

NLX2G00. Dual 2-Input NAND Gate

8-bit Microcontroller with 2/4/8K Bytes In-System Programmable Flash. ATtiny25 ATtiny25V. Appendix B. Appendix B ATtiny25/V Specification at +125 C

SRAM AS5C K x 8 SRAM SRAM MEMORY ARRAY. PIN ASSIGNMENT (Top View) AVAILABLE AS MILITARY SPECIFICATION FEATURES GENERAL DESCRIPTION

CAT25080, CAT Kb and 16-Kb SPI Serial CMOS EEPROM

DATA SHEET. PDTC143Z series NPN resistor-equipped transistors; R1 = 4.7 kω, R2 = 47 kω DISCRETE SEMICONDUCTORS

DATA SHEET. PDTC144W series NPN resistor-equipped transistors; R1=47kΩ, R2 = 22 kω DISCRETE SEMICONDUCTORS

DATA SHEET. PDTC114Y series NPN resistor-equipped transistors; R1 = 10 kω, R2 = 47 kω DISCRETE SEMICONDUCTORS

DUAL P-CHANNEL MATCHED MOSFET PAIR

SN74LS157MEL. Quad 2 Input Multiplexer LOW POWER SCHOTTKY

DATA SHEET. PDTA124E series PNP resistor-equipped transistors; R1 = 22 kω, R2 = 22 kω DISCRETE SEMICONDUCTORS

P-Channel 30-V (D-S) MOSFET

NLU2G16. Dual Non-Inverting Buffer

IXBT22N300HV IXBH22N300HV

SN74LS138MEL LOW POWER SCHOTTKY

P-Channel 1.8-V (G-S) MOSFET

74LS195 SN74LS195AD LOW POWER SCHOTTKY

NLU1GT32. Single 2-Input OR Gate, TTL Level. LSTTL Compatible Inputs

ATmega88/168 Automotive

STK25CA8 128K x 8 AutoStore nvsram QuantumTrap CMOS Nonvolatile Static RAM Module

N57M tap Digital Potentiometer (POT)

3.3 V 64K X 16 CMOS SRAM

N-Channel 40-V (D-S) MOSFET

74HC86. Quad 2 Input Exclusive OR Gate. High Performance Silicon Gate CMOS

SN74LS153D 74LS153 LOW POWER SCHOTTKY

N-Channel 20 V (D-S) MOSFET

In data sheets and application notes which still contain NXP or Philips Semiconductors references, use the references to Nexperia, as shown below.

MC74LCX138MEL. With 5 V Tolerant Inputs

NLU1GT86. Single 2-Input Exclusive OR Gate, TTL Level. LSTTL Compatible Inputs

LOW POWER SCHOTTKY. GUARANTEED OPERATING RANGES ORDERING INFORMATION PLASTIC N SUFFIX CASE 648

74LVQ174 Low Voltage Hex D-Type Flip-Flop with Master Reset

IXTT3N200P3HV IXTH3N200P3HV

MM74HC574 3-STATE Octal D-Type Edge-Triggered Flip-Flop

74HC of 8 Decoder/ Demultiplexer. High Performance Silicon Gate CMOS

100-Tap Digitally Programmable Potentiometer (DPP )

MC74AC138, MC74ACT of 8 Decoder/Demultiplexer

NLX3G17. Triple Non-Inverting Schmitt-Trigger Buffer

MM74HCT573 MM74HCT574 Octal D-Type Latch 3-STATE Octal D-Type Flip-Flop

SN74LS151D LOW POWER SCHOTTKY

MM74HC573 3-STATE Octal D-Type Latch

MM74HC374 3-STATE Octal D-Type Flip-Flop

4.2 Design of Sections for Flexure

SN74LS151MEL. 8 Input Multiplexer LOW POWER SCHOTTKY

In data sheets and application notes which still contain NXP or Philips Semiconductors references, use the references to Nexperia, as shown below.

20 V N-Channel 1.8 V (G-S) MOSFET

In data sheets and application notes which still contain NXP or Philips Semiconductors references, use the references to Nexperia, as shown below.

MM74HC74A Dual D-Type Flip-Flop with Preset and Clear

MM74HCT373 MM74HCT374 3-STATE Octal D-Type Latch 3-STATE Octal D-Type Flip-Flop

INTEGRATED CIRCUITS. 74LVC138A 3-to-8 line decoder/demultiplexer; inverting. Product specification 1998 Apr 28

NLU2G17. Dual Non-Inverting Schmitt-Trigger Buffer

SN74LS145MEL. 1 of 10 Decoder/Driver Open Collector LOW POWER SCHOTTKY

MM74HC139 Dual 2-To-4 Line Decoder

MM74HC4020 MM74HC Stage Binary Counter 12-Stage Binary Counter

CD74HCT4543 BCD-TO-7 SEGMENT LATCH/DECODER/DRIVER

MM74HC251 8-Channel 3-STATE Multiplexer

MM74HCT573 MM74HCT574 Octal D-Type Latch 3-STATE Octal D-Type Flip-Flop

MM74HC151 8-Channel Digital Multiplexer

MC74AC109, MC74ACT109. Dual JK Positive Edge Triggered Flip Flop

STK20C x 8 nvsram QuantumTrap CMOS Nonvolatile Static RAM Obsolete - Not Recommend for new Designs

5.0 V 256 K 16 CMOS SRAM

MM74HC161 MM74HC163 Synchronous Binary Counter with Asynchronous Clear Synchronous Binary Counter with Synchronous Clear

MM74HC175 Quad D-Type Flip-Flop With Clear

Tap Changer Type MHZ Specification, Assembly and Materials

MM74HC138 3-to-8 Line Decoder

3.3 V 256 K 16 CMOS SRAM

Transcription:

Faturs Low-voltag and Standard-voltag Opration 2.7 (V CC = 2.7V to 5.5V).8 (V CC =.8V to 5.5V) Usr-slctabl Intrnal Organization K: 28 x 8 or 64 x 6 2K: 256 x 8 or 28 x 6 4K: 52 x 8 or 256 x 6 Thr-wir Srial Intrfac 2 MHz Clock Rat (5V) Slf-timd Writ Cycl (0 ms max) High Rliability Enduranc: Million Writ Cycls Data Rtntion: 00 Yars Automotiv Grad, Extndd Tmpratur and Lad-Fr/Halogn-Fr Dvics Availabl 8-lad PDIP, 8-lad JEDEC SOIC, 8-lad EIAJ SOIC, 8-lad MAP, 8-lad TSSOP, and 8-ball dbga2 Packags Dscription Th AT93C46/56/66 provids 024/2048/4096 bits of srial lctrically rasabl programmabl rad-only mmory (EEPROM), organizd as 64/28/256 words of 6 bits ach (whn th ORG pin is connctd to VCC), and 28/256/52 words of 8 bits ach (whn th ORG pin is tid to ground). Th dvic is optimizd for us in many industrial and commrcial applications whr low-powr and low-voltag oprations ar ssntial. Th AT93C46/56/66 is availabl in spac-saving 8-lad PDIP, 8-lad JEDEC SOIC, 8-lad EIAJ SOIC, 8-lad MAP, 8-lad TSSOP, and 8-lad dbga2 packags. Th AT93C46/56/66 is nabld through th Chip Slct pin () and accssd via a thr-wir srial intrfac consisting of Data Input (DI), Data Output (DO), and Shift Clock (). Upon rciving a Rad instruction at DI, th addrss is dcodd and th data is clockd out srially on th DO pin. Th Writ cycl is compltly slf-timd, and no sparat Eras cycl is rquird bfor Writ. Th Writ cycl is only nabld whn th part is in th Eras/Writ Enabl stat. Whn is brought high following th initiation of a Writ cycl, th DO pin outputs th Rady/Busy status of th part. Th AT93C46/56/66 is availabl in 2.7V to 5.5V and.8v to 5.5V vrsions. Tabl. Pin Configurations Pin Nam Function Chip Slct Srial Data Clock DI DO 8-lad SOIC 2 3 4 8 7 6 5 VCC DC ORG GND VCC DC ORG GND 8-lad dbga2 8 7 6 5 2 3 4 D D0 Thr-wir Srial EEPROMs K (28 x 8 or 64 x 6) 2K (256 x 8 or 28 x 6) 4K (52 x 8 or 256 x 6) AT93C46 AT93C56 () AT93C66 (2) Not:. This dvic is not rcommndd for nw dsigns. Plas rfr to AT93C56A. 2. This dvic is not rcommndd for nw dsigns. Plas rfr to AT93C66A. DI DO GND VCC Srial Data Input Srial Data Output Ground Powr Supply DI DO 8-lad PDIP 2 3 4 8 7 6 5 VCC DC ORG GND DC VCC 8-lad SOIC Rotatd (R) (K JEDEC Only) 2 3 4 8 7 6 5 ORG GND DO DI ORG DC Intrnal Organization Don t Connct VCC 8 DC 7 ORG 6 GND 5 8-lad MAP 2 3 DI 4 DO DI DO 8-lad TSSOP 2 3 4 8 7 6 5 VCC DC ORG GND

Absolut Maximum Ratings* Oprating Tmpratur... 55 C to +25 C Storag Tmpratur... 65 C to +50 C Voltag on Any Pin with Rspct to Ground....0V to +7.0V Maximum Oprating Voltag... 6.25V *NOTICE: Strsss byond thos listd undr Absolut Maximum Ratings may caus prmannt damag to th dvic. This is a strss rating only, and functional opration of th dvic at ths or any othr conditions byond thos indicatd in th oprational sctions of this spcification is not implid. Exposur to absolut maximum rating conditions for xtndd priods may affct dvic rliability DC Output Currnt... 5.0 ma Figur. Block Diagram Not: Whn th ORG pin is connctd to VCC, th x 6 organization is slctd. Whn it is connctd to ground, th x 8 organization is slctd. If th ORG pin is lft unconnctd and th application dos not load th input byond th capability of th intrnal Mg ohm pullup, thn th x 6 organization is slctd. Th fatur is not availabl on th.8v dvics. For th AT93C46, if x 6 organization is th mod of choic and Pin 6 (ORG) is lft unconnctd, Atml rcommnds using th AT93C46A dvic. For mor dtails, s th AT93C46A datasht. 2 AT93C46/56/66

AT93C46/56/66 Tabl 2. Pin Capacitanc () Applicabl ovr rcommndd oprating rang from T A = 25 C, f =.0 MHz, V CC = +5.0V (unlss othrwis notd) Symbol Tst Conditions Max Units Conditions C OUT Output Capacitanc (DO) 5 pf V OUT = 0V C IN Input Capacitanc (,, DI) 5 pf V IN = 0V Not:. This paramtr is charactrizd and is not 00% tstd. Tabl 3. DC Charactristics Applicabl ovr rcommndd oprating rang from: T AI = 40 C to +85 C, V CC = +.8V to +5.5V, T AE = -40 C to +25 C, V CC = +.8V to +5.5V (unlss othrwis notd) Symbol Paramtr Tst Condition Min Typ Max Unit V CC Supply Voltag.8 5.5 V V CC2 Supply Voltag 2.7 5.5 V V CC3 Supply Voltag 4.5 5.5 V I CC Supply Currnt V CC = 5.0V Not:. V IL min and V IH max ar rfrnc only and ar not tstd. READ at.0 MHz 0.5 2.0 ma WRITE at.0 MHz 0.5 2.0 ma I SB Standby Currnt V CC =.8V = 0V 0 0. µa I SB2 Standby Currnt V CC = 2.7V = 0V 6.0 0.0 µa I SB3 Standby Currnt V CC = 5.0V = 0V 7 30 µa I IL Input Lakag V IN = 0V to V CC 0..0 µa I OL Output Lakag V IN = 0V to V CC 0..0 µa V IL () Input Low Voltag 0.6 0.8 () V IH Input High Voltag 2.0 V CC + Input Low Voltag 0.6 V CC x 0.3.8V V CC 2.7V () V IH2 Input High Voltag V CC x 0.7 V CC + V IL2 () V OL Output Low Voltag I OL = 2. ma 0.4 V V OH Output High Voltag I OH = 0.4 ma 2.4 V V OL2 Output Low Voltag I OL = 0.5 ma 0.2 V.8V V CC 2.7V V OH2 Output High Voltag I OH = 00 µa V CC 0.2 V V V 3

Tabl 4. AC Charactristics Applicabl ovr rcommndd oprating rang from T AI = 40 C to + 85 C, V CC = As Spcifid, CL = TTL Gat and 00 pf (unlss othrwis notd) Symbol Paramtr Tst Condition Min Typ Max Units f t H t L t Clock Frquncy High Tim Low Tim Minimum Low Tim 4.5V V CC 5.5V.8V V CC 5.5V 4.5V V CC 5.5V.8V V CC 5.5V 4.5V V CC 5.5V.8V V CC 5.5V 4.5V V CC 5.5V.8V V CC 5.5V t S Stup Tim Rlativ to t DIS DI Stup Tim Rlativ to Not:. This paramtr is charactrizd and is not 00% tstd. 4.5V V CC 5.5V.8V V CC 5.5V 4.5V V CC 5.5V.8V V CC 5.5V t H Hold Tim Rlativ to 0 ns t DIH DI Hold Tim Rlativ to t PD t PD0 t SV t DF t WP Output Dlay to Output Dlay to 0 to Status Valid to DO in High Impdanc Writ Cycl Tim AC Tst AC Tst AC Tst 4.5V V CC 5.5V.8V V CC 5.5V 4.5V V CC 5.5V.8V V CC 5.5V 4.5V V CC 5.5V.8V V CC 5.5V 4.5V V CC 5.5V.8V V CC 5.5V 4.5V V AC Tst CC 5.5V 2.7V V = V CC 5.5V IL.8V V CC 5.5V 0 0 0 000 000 000 50 50 200 00 00 400 00 00 400 2 0.25 000 000 000 00 00 400 MHz ns ns ns ns ns ns ns ns ns ns 0 ms 4.5V V CC 5.5V 0. 3 ms Enduranc () 5.0V, 25 C M Writ Cycls 4 AT93C46/56/66

AT93C46/56/66 Tabl 5. Instruction St for th AT93C46 Instruction Not: SB Op Cod Addrss Data x 8 x 6 x 8 x 6 Th Xs in th addrss fild rprsnt DON T CARE valus and must b clockd. Commnts READ 0 A 6 A 0 A 5 A 0 Rads data stord in mmory, at spcifid addrss EWEN 00 XXXXX XXXX Writ nabl must prcd all programming mods ERASE A 6 A 0 A 5 A 0 Erass mmory location A n A 0 WRITE 0 A 6 A 0 A 5 A 0 D 7 D 0 D 5 D 0 Writs mmory location A n A 0 Erass all mmory locations. Valid ERAL 00 0XXXXX 0XXXX only at V CC = 4.5V to 5.5V Writs all mmory locations. Valid WRAL 00 0XXXXX 0XXXX D 7 D 0 D 5 D 0 only at V CC = 4.5V to 5.5V EWDS 00 00XXXXX 00XXXX Disabls all programming instructions Tabl 6. Instruction St for th AT93C56 () and AT93C66 (2) Instruction SB Op Cod Addrss Data x 8 x 6 x 8 x 6 Nots:. This dvic is not rcommndd for nw dsigns. Plas rfr to AT93C56A. 2. This dvic is not rcommndd for nw dsigns. Plas rfr to AT93C66A. Commnts READ 0 A 8 A 0 A 7 A 0 Rads data stord in mmory, at spcifid addrss EWEN 00 XXXXXXX XXXXXX Writ nabl must prcd all programming mods ERASE A 8 A 0 A 7 A 0 Erass mmory location A n A 0 WRITE 0 A 8 A 0 A 7 A 0 D 7 D 0 D 5 D 0 Writs mmory location A n A 0 ERAL 00 0XXXXXXX 0XXXXXX Erass all mmory locations. Valid only at V CC = 4.5V to 5.5V WRAL 00 0XXXXXXX 0XXXXXX D 7 D 0 D 5 D 0 only at V CC = 5.0V ±0% and Disabl Writs all mmory locations. Valid Rgistr clard EWDS 00 00XXXXXXX 00XXXXXX Disabls all programming instructions 5

Functional Dscription Th AT93C46/56/66 is accssd via a simpl and vrsatil thr-wir srial communication intrfac. Dvic opration is controlld by svn instructions issud by th host procssor. A valid instruction starts with a rising dg of and consists of a start bit (logic ) followd by th appropriat op cod and th dsird mmory addrss location. READ (READ): Th Rad (READ) instruction contains th addrss cod for th mmory location to b rad. Aftr th instruction and addrss ar dcodd, data from th slctd mmory location is availabl at th srial output pin DO. Output data changs ar synchronizd with th rising dgs of srial clock. It should b notd that a dummy bit (logic 0 ) prcds th 8- or 6-bit data output string. ERASE/WRITE ENABLE (EWEN): To assur data intgrity, th part automatically gos into th Eras/Writ Disabl (EWDS) stat whn powr is first applid. An Eras/Writ Enabl (EWEN) instruction must b xcutd first bfor any programming instructions can b carrid out. Plas not that onc in th EWEN stat, programming rmains nabld until an EWDS instruction is xcutd or V CC powr is rmovd from th part. ERASE (ERASE): Th Eras (ERASE) instruction programs all bits in th spcifid mmory location to th logical stat. Th slf-timd ras cycl starts onc th Eras instruction and addrss ar dcodd. Th DO pin outputs th Rady/Busy status of th part if is brought high aftr bing kpt low for a minimum of ns (t ). A logic at pin DO indicats that th slctd mmory location has bn rasd and th part is rady for anothr instruction. WRITE (WRITE): Th Writ (WRITE) instruction contains th 8 or 6 bits of data to b writtn into th spcifid mmory location. Th slf-timd programming cycl t WP starts aftr th last bit of data is rcivd at srial data input pin DI. Th DO pin outputs th Rad/Busy status of th part if is brought high aftr bing kpt low for a minimum of ns (t ). A logic 0 at DO indicats that programming is still in progrss. A logic indicats that th mmory location at th spcifid addrss has bn writtn with th data pattrn containd in th instruction and th part is rady for furthr instructions. A Rady/Busy status cannot b obtaind if th is brought high aftr th nd of th slftimd programming cycl twp. ERASE ALL (ERAL): Th Eras All (ERAL) instruction programs vry bit in th mmory array to th logic stat and is primarily usd for tsting purposs. Th DO pin outputs th Rady/Busy status of th part if is brought high aftr bing kpt low for a minimum of ns (t ). Th ERAL instruction is valid only at V CC = 5.0V ± 0%. WRITE ALL (WRAL): Th Writ All (WRAL) instruction programs all mmory locations with th data pattrns spcifid in th instruction. Th DO pin outputs th Rady/Busy status of th part if is brought high aftr bing kpt low for a minimum of ns (t ). Th WRAL instruction is valid only at V CC = 5.0V ± 0%. ERASE/WRITE DISABLE (EWDS): To protct against accidntal data disturb, th Eras/Writ Disabl (EWDS) instruction disabls all programming mods and should b xcutd aftr all programming oprations. Th opration of th Rad instruction is indpndnt of both th EWEN and EWDS instructions and can b xcutd at any tim. 6 AT93C46/56/66

AT93C46/56/66 Timing Diagrams Figur 2. Synchronous Data Timing µs Not:. This is th minimum priod. Tabl 7. Organization Ky for Timing Diagrams AT93C46 (K) AT93C56 (2K) () AT93C66 (4K) (2) I/O x 8 x 6 x 8 x 6 x 8 x 6 A N A 6 A 5 A 8 (3) A 7 (4) A 8 A 7 D N D 7 D 5 D 7 D 5 D 7 D 5 Nots:. This dvic is not rcommndd for nw dsigns. Plas rfr to AT93C56A. 2. This dvic is not rcommndd for nw dsigns. Plas rfr to AT93C66A. 3. A 8 is a don t car valu, but th xtra clock is rquird. 4. A 7 is a don t car valu, but th xtra clock is rquird. 7

Figur 3. READ Timing t High Impdanc Figur 4. EWEN Timing t DI 0 0... Figur 5. EWDS Timing t DI 0 0 0 0... 8 AT93C46/56/66

AT93C46/56/66 Figur 6. WRITE Timing t DI 0 A N... A0 D N... D0 DO HIGH IMPEDANCE BUSY READY t WP Figur 7. WRAL Timing () t DI 0 0 0... D N... D0 DO HIGH IMPEDANCE BUSY READY t WP Not:. Valid only at V CC = 4.5V to 5.5V. Figur 8. ERASE Timing t CHECK STATUS STANDBY DI A N- A N-2... A0 A N t SV t DF DO HIGH IMPEDANCE BUSY READY HIGH IMPEDANCE t WP 9

Figur 9. ERAL Timing () t CHECK STATUS STANDBY DI 0 0 0 t SV t DF DO HIGH IMPEDANCE BUSY HIGH IMPEDANCE READY t WP Not:. Valid only at V CC = 4.5V to 5.5V. 0 AT93C46/56/66

AT93C46/56/66 AT93C46 Ordring Information () Ordring Cod Packag Opration Rang AT93C46-0PI-2.7 AT93C46-0SI-2.7 AT93C46R-0SI-2.7 AT93C46W-0SI-2.7 AT93C46-0TI-2.7 AT93C46-0PI-.8 AT93C46-0SI-.8 AT93C46R-0SI-.8 AT93C46W-0SI-.8 AT93C46-0TI-.8 AT93C46-0PU-2.7 AT93C46-0PU-.8 AT93C46-0SU-2.7 AT93C46-0SU-.8 AT93C46W-0SU-2.7 AT93C46W-0SU-.8 AT93C46-0TU-2.7 AT93C46-0TU-.8 AT93C46Y-0YU-2.7 AT93C46Y-0YU-.8 AT93C46Y5-0YU-2.7 AT93C46Y5-0YU-.8 AT93C46U3-0UU-2.7 AT93C46U3-0UU-.8 AT93C46-W2.7- (2) AT93C46-W.8- (2) Nots:. For 2.7V dvics usd in th 4.5V to 5.5V rang, plas rfr to prformanc valus in th Tabl 3 on pag 3 and Tabl 4 on pag 4. 2. Availabl in waffl pack and wafr form, ordr as SL79 for wafr form. Bumpd di availabl upon rqust. 8Y 8Y 8Y5 8Y5 8U3-8U3- Di Sal Di Sal Industrial ( 40 C to 85 C) Industrial ( 40 C to 85 C) Lad-fr/Halogn-fr/ Industrial Tmpratur ( 40 C to 85 C) Industrial ( 40 C to 85 C) Packag Typ 8-lad, 0.300" Wid, Plastic Dual Inlin Packag (PDIP) 8-lad, 0.50" Wid, Plastic Gull Wing Small Outlin (JEDEC SOIC) 8-lad, 0.200" Wid, Plastic Gull Wing Small Outlin (EIAJ SOIC) 8-lad, 0.70" Wid, Thin Shrink Small Outlin Packag (TSSOP) 8U3-8-ball, Di Ball Grid Array Packag (dbga2) 8Y 8-lad, 4.90 mm x 3.00 mm Body, Dual Footprint, Non-ladd, Miniatur Array Packag (MAP) 8Y5 8-lad, 2.00 mm x 3.00 mm Body, Dual Footprint, Non-ladd, Miniatur Array Packag (MAP) Options 2.7 Low Voltag (2.7V to 5.5V).8 Low Voltag (.8V to 5.5V) R Rotatd Pinout

AT93C56 () Ordring Information Ordring Cod (2) Packag Opration Rang AT93C56-0PI-2.7 AT93C56-0SI-2.7 AT93C56W-0SI-2.7 AT93C56-0TI-2.7 AT93C56Y-0YI-2.7 AT93C56-0PI-.8 AT93C56-0SI-.8 AT93C56W-0SI-.8 AT93C56-0TI-.8 AT93C56Y-0YI-.8 Nots:. This dvic is not rcommndd for nw dsigns. Plas rfr to AT93C56A. 2. For 2.7V dvics usd in th 4.5V to 5.5V rang, plas rfr to prformanc valus in Tabl 3 on pag 3 and Tabl 4 on pag 4. 8Y 8Y Industrial ( 40 C to 85 C) Industrial ( 40 C to 85 C) Packag Typ 8-lad, 0.300" Wid, Plastic Dual Inlin Packag (PDIP) 8-lad, 0.50" Wid, Plastic Gull Wing Small Outlin (JEDEC SOIC) 8-lad, 0.200" Wid, Plastic Gull Wing Small Outlin (EIAJ SOIC) 8-lad, 0.70" Wid, Thin Shrink Small Outlin Packag (TSSOP) 8Y 8-lad, 4.90 mm x 3.00 mm Body, Dual Footprint, Non-ladd, Miniatur Array Packag (MAP) Options 2.7 Low Voltag (2.7V to 5.5V).8 Low Voltag (.8V to 5.5V) 2 AT93C46/56/66

AT93C46/56/66 AT93C66 () Ordring Information Ordring Cod (2) Packag Opration Rang AT93C66-0PI-2.7 AT93C66-0SI-2.7 AT93C66W-0SI-2.7 AT93C66-0TI-2.7 AT93C66Y-0YI-2.7 AT93C66-0PI-.8 AT93C66-0SI-.8 AT93C66W-0SI-.8 AT93C66-0TI-.8 AT93C66Y-0YI-.8 Nots:. This dvic is not rcommndd for nw dsigns. Plas rfr to AT93C66A. 2. For 2.7V dvics usd in th 4.5V to 5.5V rang, plas rfr to prformanc valus in Tabl 3 on pag 3 and Tabl 4 on pag 4. 8Y 8Y Industrial ( 40 C to 85 C) Industrial ( 40 C to 85 C) Packag Typ 8-lad, 0.300" Wid, Plastic Dual Inlin Packag (PDIP) 8-lad, 0.50" Wid, Plastic Gull Wing Small Outlin (JEDEC SOIC) 8-lad, 0.200" Wid, Plastic Gull Wing Small Outlin (EIAJ SOIC) 8-lad, 0.70" Wid, Thin Shrink Small Outlin Packag (TSSOP) 8Y 8-lad, 4.90 mm x 3.00 mm Body, Dual Footprint, Non-ladd, Miniatur Array Packag (MAP) Options 2.7 Low Voltag (2.7V to 5.5V).8 Low Voltag (.8V to 5.5V) 3

Packaging Information PDIP E E N Top Viw c A End Viw D D A2 A COMMON DIMENSIONS (Unit of Masur = inchs) SYMBOL MIN NOM MAX NOTE A 0.20 2 A2 0.5 0.30 0.95 b 0.04 0.08 0.022 5 b2 0.045 0.060 0.070 6 b3 0.030 0.039 0.045 6 c 0.008 0.00 0.04 b3 4 PL b2 b L D 0.355 0.365 0.400 3 D 0.005 3 E 0.300 0.30 0.325 4 E 0.240 0. 0.280 3 Sid Viw 0.00 BSC A 0.300 BSC 4 L 0.5 0.30 0.50 2 Nots: R. This drawing is for gnral information only; rfr to JEDEC Drawing MS-00, Variation BA for additional information. 2. Dimnsions A and L ar masurd with th packag satd in JEDEC sating plan Gaug GS-3. 3. D, D and E dimnsions do not includ mold Flash or protrusions. Mold Flash or protrusions shall not xcd 0.00 inch. 4. E and A masurd with th lads constraind to b prpndicular to datum. 5. Pointd or roundd lad tips ar prfrrd to as insrtion. 6. b2 and b3 maximum dimnsions do not includ Dambar protrusions. Dambar protrusions shall not xcd 0.00 (0.25 mm). 2325 Orchard Parkway San Jos, CA 953 TITLE, 8-lad, 0.300" Wid Body, Plastic Dual In-lin Packag (PDIP) DRAWING NO. 0/09/02 REV. B 4 AT93C46/56/66

AT93C46/56/66 JEDEC SOIC C E E N L Top Viw End Viw B A COMMON DIMENSIONS (Unit of Masur = mm) D Sid Viw A SYMBOL MIN NOM MAX NOTE A.35.75 A 0.0 0.25 b 0.3 0.5 C 0.7 0.25 D 4.80 5.00 E 3.8 3.99 E 5.79 6.20.27 BSC L 0.40.27 0 8 Not: Ths drawings ar for gnral information only. Rfr to JEDEC Drawing MS-02, Variation AA for propr dimnsions, tolrancs, datums, tc. 0/7/03 R 50 E. Chynn Mtn. Blvd. Colorado Springs, CO 80906 TITLE, 8-lad (0.50" Wid Body), Plastic Gull Wing Small Outlin (JEDEC SOIC) DRAWING NO. REV. B 5

EIAJ SOIC C E E N L Top Viw D Sid Viw b A A End Viw COMMON DIMENSIONS (Unit of Masur = mm) SYMBOL MIN NOM MAX NOTE A.70 2.6 A 0.05 0.25 b 0.35 0.48 5 C 0.5 0.35 5 D 5.3 5.35 E 5.8 5.40 2, 3 E 7.70 8.26 L 0.5 0.85 0 8.27 BSC 4 Nots:. This drawing is for gnral information only; rfr to EIAJ Drawing EDR-7320 for additional information. 2. Mismatch of th uppr and lowr dis and rsin burrs ar not includd. 3. It is rcommndd that uppr and lowr cavitis b qual. If thy ar diffrnt, th largr dimnsion shall b rgardd. 4. Dtrmins th tru gomtric position. 5. Valus b and C apply to pb/sn soldr platd trminal. Th standard thicknss of th soldr layr shall b 0.00 +0.00/ 0.005 mm. R 2325 Orchard Parkway San Jos, CA 953 TITLE, 8-lad, 0.209" Body, Plastic Small Outlin Packag (EIAJ) DRAWING NO. 0/7/03 REV. C 6 AT93C46/56/66

AT93C46/56/66 TSSOP 3 2 Pin indicator this cornr E E L N Top Viw L End Viw b D Sid Viw A2 A COMMON DIMENSIONS (Unit of Masur = mm) SYMBOL MIN NOM MAX NOTE D 2.90 3.00 3.0 2, 5 E 6.40 BSC E 4.30 4.40 4.50 3, 5 A.20 A2 0.80.00.05 b 0.9 0.30 4 0.65 BSC L 0.45 0.60 0.75 L.00 REF Nots:. This drawing is for gnral information only. Rfr to JEDEC Drawing MO-53, Variation AA, for propr dimnsions, tolrancs, datums, tc. 2. Dimnsion D dos not includ mold Flash, protrusions or gat burrs. Mold Flash, protrusions and gat burrs shall not xcd 0.5 mm (0.006 in) pr sid. 3. Dimnsion E dos not includ intr-lad Flash or protrusions. Intr-lad Flash and protrusions shall not xcd 0.25 mm (0.00 in) pr sid. 4. Dimnsion b dos not includ Dambar protrusion. Allowabl Dambar protrusion shall b 0.08 mm total in xcss of th b dimnsion at maximum matrial condition. Dambar cannot b locatd on th lowr radius of th foot. Minimum spac btwn protrusion and adjacnt lad is 0.07 mm. 5. Dimnsion D and E to b dtrmind at Datum Plan H. 5/30/02 R 2325 Orchard Parkway San Jos, CA 953 TITLE, 8-lad, 4.4 mm Body, Plastic Thin Shrink Small Outlin Packag (TSSOP) DRAWING NO. REV. B 7

8U3- dbga2 E D. b PIN BALL PAD CORNER Top Viw A 2 A A (d) PIN BALL PAD CORNER 2 3 4 Sid Viw d () 8 Bottom Viw 8 SOLDER BALLS. Dimnsion b is masurd at th maximum soldr ball diamtr. This drawing is for gnral information only. 7 6 5 COMMON DIMENSIONS (Unit of Masur = mm) SYMBOL MIN NOM MAX NOTE A 0.7 0.8 0.9 A 0.0 0.5 0.20 A2 0.40 0.45 0.50 b 0.20 0.25 0.30 D.50 BSC E 2.00 BSC 0.50 BSC 0.25 REF d.00 BSC d 0.25 REF R 50 E. Chynn Mtn. Blvd. Colorado Springs, CO 80906 TITLE 8U3-, 8-ball,.50 x 2.00 mm Body, 0.50 mm pitch, Small Di Ball Grid Array Packag (dbga2) 6/24/03 DRAWING NO. REV. PO8U3- A 8 AT93C46/56/66

AT93C46/56/66 8Y MAP PIN INDEX AREA A 2 3 4 PIN INDEX AREA E D D L 8 7 6 5 E A b Top Viw End Viw Bottom Viw Sid Viw A COMMON DIMENSIONS (Unit of Masur = mm) SYMBOL MIN NOM MAX NOTE A 0.90 A 0.00 0.05 D 4.70 4.90 5.0 E 2.80 3.00 3.20 D 0.85.00.5 E 0.85.00.5 b 0.25 0.30 0.35 0.65 TYP L 0.50 0.60 0.70 2/28/03 R 2325 Orchard Parkway San Jos, CA 953 TITLE 8Y, 8-lad (4.90 x 3.00 mm Body) MSOP Array Packag (MAP) Y DRAWING NO. 8Y REV. C 9

8Y5 MAP D2 b (8x) E Pin Indx Ara E2 Pin ID L (8x) D A3 (6x).50 REF. Top Viw A Bottom Viw COMMON DIMENSIONS (Unit of Masur = mm) A2 Sid Viw A SYMBOL MIN NOM MAX NOTE D 2.00 BSC E 3.00 BSC D2.40.50.60 E2.75.85.95 A 0.90 A 0.0 0.02 0.05 A2 0.85 A3 0.20 REF L 0.20 0.30 0.40 0.50 BSC b 0.20 0.25 0.30 2 Nots: R. This drawing is for gnral information only. Rfr to JEDEC Drawing MO-229, for propr dimnsions, tolrancs, datums, tc. 2. Dimnsion b applis to mtallizd trminal and is masurd btwn 0.5 mm and 0.30 mm from th trminal tip. If th trminal has th optional radius on th othr nd of th trminal, th dimnsion should not b masurd in that radius ara. 2325 Orchard Parkway San Jos, CA 953 TITLE 8Y5, 8-lad 2.0 x 3.0 mm Body, 0.50 mm Pitch, Mini-Map, Dual No Lad Packag (DFN) /2/03 DRAWING NO. REV. 8Y5 A 20 AT93C46/56/66

Atml Corporation 2325 Orchard Parkway San Jos, CA 953, USA Tl: (408) 44-03 Fax: (408) 487-2600 Rgional Hadquartrs Europ Atml Sarl Rout ds Arsnaux 4 Cas Postal 80 CH-705 Fribourg Switzrland Tl: (4) 26-426-5555 Fax: (4) 26-426-5500 Asia Room 29 Chinachm Goldn Plaza 77 Mody Road Tsimshatsui East Kowloon Hong Kong Tl: (852) 272-9778 Fax: (852) 2722-369 Japan 9F, Tontsu Shinkawa Bldg. -24-8 Shinkawa Chuo-ku, Tokyo 04-0033 Japan Tl: (8) 3-3523-355 Fax: (8) 3-3523-758 Atml Oprations Mmory 2325 Orchard Parkway San Jos, CA 953, USA Tl: (408) 44-03 Fax: (408) 436-434 Microcontrollrs 2325 Orchard Parkway San Jos, CA 953, USA Tl: (408) 44-03 Fax: (408) 436-434 La Chantrri BP 70602 44306 Nants Cdx 3, Franc Tl: (33) 2-40-8-8-8 Fax: (33) 2-40-8-9-60 ASIC/ASSP/Smart Cards Zon Industrill 306 Rousst Cdx, Franc Tl: (33) 4-42-53-60-00 Fax: (33) 4-42-53-60-0 50 East Chynn Mtn. Blvd. Colorado Springs, CO 80906, USA Tl: (79) 576-3300 Fax: (79) 540-759 Scottish Entrpris Tchnology Park Maxwll Building East Kilbrid G75 0QR, Scotland Tl: (44) 355-803-000 Fax: (44) 355-242-743 RF/Automotiv Thrsinstrass 2 Postfach 3535 74025 Hilbronn, Grmany Tl: (49) 7-3-67-0 Fax: (49) 7-3-67-2340 50 East Chynn Mtn. Blvd. Colorado Springs, CO 80906, USA Tl: (79) 576-3300 Fax: (79) 540-759 Biomtrics/Imaging/Hi-Rl MPU/ High Spd Convrtrs/RF Datacom Avnu d Rochplin BP 23 3852 Saint-Egrv Cdx, Franc Tl: (33) 4-76-58-30-00 Fax: (33) 4-76-58-34-80 Litratur Rqusts www.atml.com/litratur Disclaimr: Th information in this documnt is providd in connction with Atml products. No licns, xprss or implid, by stoppl or othrwis, to any intllctual proprty right is grantd by this documnt or in connction with th sal of Atml products. EXCEPT AS SET FORTH IN ATMEL S TERMS AND CONDI- TIONS OF SALE LOCATED ON ATMEL S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDEN- TAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atml maks no rprsntations or warrantis with rspct to th accuracy or compltnss of th contnts of this documnt and rsrvs th right to mak changs to spcifications and product dscriptions at any tim without notic. Atml dos not mak any commitmnt to updat th information containd hrin. Unlss spcifically providd othrwis, Atml products ar not suitabl for, and shall not b usd in, automotiv applications. Atml s products ar not intndd, authorizd, or warrantd for us as componnts in applications intndd to support or sustain lif. Atml Corporation 2005. All rights rsrvd. Atml, logo and combinations throf, Evrywhr You Ar and othrs, ar rgistrd tradmarks or tradmarks of Atml Corporation or its subsidiaris. Othr trms and product nams may b tradmarks of othrs. Printd on rcycld papr.