Block Diagram. Level Translators USB ICSP. Ethernet PoE. Atmega 32U4. 16MHz. User button Reset 32U4. Headers. Reset. Wi-Fi Module. Leds.

Similar documents
Intel Edison. 7V to 15V Brick Power Supply. 4.4V power supply and battery recharger UART 1 USB 0TG. EDISON BREAKOUT BOARD Title Title page

L13X DAUGHTER CARDS TABLE OF CONTENTS REV SL NO. TABLE OF CONTENTS VERSION VERSION HISTORY BLOCK DIAGRAM 4 UART-0 INTERFACE

Headers for all pins sorted by pin no. (unpopulated) TSX-1001 Cortex-M0. Oscillator 44MHz

Realtek Semiconductor Corp. Title RTL8213(M)_FHG_V1.0

S08P-LITE. 1 Title Page 2 Block Diagram 3 MCU & Arduino Headers 4 OSBDM & Power Supply 5 On-board Peripherials S08P-LITE. 23-Jun-17. V3.

LO_TX LO_TX MIXER_OUT MIXER_OUT VCC5V VCC5V VCC3V3 VCC3V3 VCC5V_TX VCC5V_TX VCC5V VCC5V VCC12V_TX VCC12V_TX VCC3V3 VCC3V3 AGND

B0549-SCH-01 RD VEGA STDP4028 (DVI to DPTx) Reference Design PCB# Revision History

Revisions. 2 Notes. 4 FXLC95000CL / MCU Circuit 5 Power and Battery Charger Circuit. KITFXLC95000EVM Drawn by:

nrf52840-mdk V1.0 An Open-Source, Micro Development Kit for IoT Applications using the nrf52840 SoC Revision History Function Description Page Rev.

Revisions. TRK-KEA128 Drawn by: Nov Original Release A. INZUNZA

#1 10P/DIL NORTH #3 #3 #3 #3 #3 #3 #3 #3 R198 RES0603 RES0603 DNP DNP DNP RES0603 RES0603 RES SDI_N 3-SDO_N 3-ALERT_N 3-CS_N 3-SCLK_N 3-CONV_N

LED_POWER_STAGE1 PWM GND ADJ LED- -12V R2 RA. LED Power Stage LED_POWER_STAGE2 PWM GND ADJ LED- -12V R4 RB. LED Power Stage LED_POWER_STAGE3

Project: Date. Version. Items V1.01 C C. SIM Technology TITLE DRAWN BY PORJECT. SIM800C+SIM28M_VTS Reference CONTENT VER CHECKED BY SIZE V1.

CD-DET TP5_CS- LCDPWR RFPWR CHPD5 GP05 GP25 RST5 L13 D12 D11 D10 LCD_MISO LCD5_MOSI LCD5_SCK SD5_CS- LCD_MISO LCD5_MOSI LCD5_SCK SD5_CS-

DAC PLAY0 PLAY0 CT7601 DAC REC ADC REC RCA * 2. Power LDO RCA. RCA * 2 SPDIF output x2 RCA RCA RCA. Ext. MCU POR. PWM LED x 2. SPDIF input x 1.

KEIm Baseboard. PAGE DESCRIPTION 1 Block Diagram, History 2 SoM Connector. 3 LCD Connector. 4 Ethernet. 5 UART 6 Analog 7 Peripheral 8 Power

8V Title SCHEMATIC, 8V89317EVB REV A. Date: Friday, June 14, Power Supply. XTAL Interface. 12.8MHz TCXO/OCXO LED Status IN1 OUT1

core Tiny6410.sch DM9000 DM9000-etc.sch AC97 AC97-etc.sch USB HUB USB-HUB.sch Tiny6410SDK 1103

Design Overview. Page 2 Power,Flash,SDcard User switch,reset switch. Page 3 Ethernet. Page 4 Audio. Page 5 USB. Page 6 JTAG,BOOTSW,LED,Header

CAN 1 CAN 2. CoiNel Technology Solutions LLP GND GND GND GND GND GND J1 JUMPER J2 JUMPER. 100nF. 100nF R2 120 R1 120 VDD 3 CAN1_H CAN2_H

DP CoiNel Technology Solutions LLP GND GND GND GND. ETH_RST is connected to P1.28 GND GND GND GND GND GND GND GND GND ED 1. Vcc O 3 GND IOGND 35

PLAY0 CT7601 QFN48 REC ADC REC. Power LDO RCA RCA RCA*2. Ext. MCU RCA*2. SPDIF output. PWM LED x 2 POR. SPDIF input x 1 Flash. connector.

Generated by Foxit PDF Creator Foxit Software For evaluation only.

Quickfilter Development Board, QF4A512 - DK

RSC CHIP VDD P05 P03 P01 P04 VDD GND PWM0 AVDD VDD AVDD P0-2 P0-5 P0-1 P0-6 P0-4 P0.3 GND P00. Y1 3.58MHz P00 P01 AGND P01 P00 P02 P02 P07 P0-0 P0-7

LED POWER STAGE1 NOT_EN LED+ PWM LED- 12V. LED Power Stage LED POWER STAGE2 NOT_EN LED+ PWM LED- 12V. LED Power Stage LED POWER STAGE3 NOT_EN LED+ PWM

J1B B1 B3 B5 B7 B9 B11 B13 B15 B17 B19 B21 B23 B25 B27 B29 B31 B33 B35 B37 B39 B41 B43 B45 B47 B49 B51 B53 B55 B57 VCC VCC USB_DET

FREEDOM KE02Z. 1 Title 2 Block Diagram 3 KE02Z MCU. 4 OpenSDA INTERFACE. 5 I/O Headers and Power Supply. Initial Draft 02/01/13

Revisions. TWR-LCD-RGB Drawn by: Initial Release 15-JUL-11

[1] [1] C7 10nF. C4 10nF SCL [2] SDA [2] CS_SD PWR_PRSNT [4] INT_BTN0 [2] INT_BTN1 [2] LOADER_EN [4] [1] TXLED [1] J11 [1] RST +3V3 RST

SVS 5V & 3V. isplsi_2032lv

AML7266-H. Feature table. Block Thursday, February 12, 2009 AMLOGIC AML7266-H. Main Chip: Internal: Video: Audio: Interfaces: UART USB HOST RJ45

REVISION HISTORY DESCRIPTION INITIAL SCHEMATIC AIY REMOVED ANALOG SWITCHES CHANGED FEEDBACK

PTN3356 Evaluation and Applicaiton Board Rev. 0.10

OTG_FS_VBUS OTG_FS_N OTG_FS_P OTG_FS_ID OTG_FS_OC OTG_FS_PWR OTG_FS_VBUS OTG_FS_N OTG_FS_P OTG_FS_ID OTG_FS_OC OTG_FS_PWR OLLO_SLEEP OLLO_SLEEP

01 TITLE PAGE 02 MCU 03 DEBUG INTERFACE 05 POWER BRIDGE 06 MOSFET DRIVERS / VI SENSING XSKEAZ128REFDES

NHT Pro. A20 Digital Meter. From Low. Voltage 3 R814. Power 3. Supply. From Left Power Amp. From. Rigjht 2. Amp R810 4.

VCC 21 VCC 52 AVCC PF0(ADC0) 60 PF1(ADC1) 59 PF2(ADC2) 58 PF3(ADC3) 57 PF4(ADC4/TCK) 56 PF5(ADC5/TMS) 55 PF6(ADC6/TDO) 54 PF7(ADC7/TDI) SCL TXD

EFM8BB3 USB Type-C 60 W Charger. Revision History. Board Function. Rev. Description. Title Page. A00 Prototype version. EFM8BB3 & User Interface

Block Diagram SGTL5000 PG. 3. Power PG. 8. Communication PG.6. I2S Signals PG.7. Analog Inputs PG.4. Analog Outputs PG.5.

VCC 52 VCC 21 AVCC PF0(ADC0) 60 PF1(ADC1) 59 PF2(ADC2) 58 PF3(ADC3) 57 PF4(ADC4/TCK) 56 PF5(ADC5/TMS) 55 PF6(ADC6/TDO) 54 PF7(ADC7/TDI) SCL TXD

ZCRMZN00100KITG. Crimzon Development Board Kit. Product User Guide. Introduction. Kit Contents. Applying Power to Development Board

05 - Adaptacion Puerto Serie RXD_UC R35 0 DTR_UC R36 0 RI_UC Adaptacion Puerto Serie Señalizacion GSM R37 0 INFO_NETLIGHT R38 0

HF SuperPacker Pro 100W Amp Version 3

XBee Wi-Fi Dev Kit Block Diagram Socketed Through-hole Variant PART NO O c Digi International Inc. 6. Disconnect switches

0603/15p/10v L R/100MHz. 100nF/50V. 100nF/16V. 100nF/50V C105 C106 C108 C107 GND GND GND GND

NOTE: please place R8 close to J1

YROTATE-IT-RX23T YROTATE-IT-RX23T_3-10.SCH YROTATE-IT-RX23T YROTATE-IT-RX23T_9-10.SCH. Date APR, 29, 2015 Sheet.0 OF

Host MSP430. dacqs_host_board 12/7/2016 9:26 PM. U1 Value +3V3 AVCC_HOST UART_1_TX UART_1_RX MSP_SCLK UART_2_TX UART_2_RX CUTDOWN_EN MSP_SS

X-USBPD-C-SHIELD. 2 Block Diagram 3 Type-C Connector 4 USB3/USB2 5 PTN5110 PD TCPC 6 Shield Headers 7 PD Source and Sink LS 8 3V3, 5V0, 1V8 Supplies

For max 243 R2OUT is low when R2IN is disconnected enabling the MAX 489 (RS-485) This will not work if MAX232 is used!

Note: Please refer to AX110xx Network SoC Application Design Note for more detailed information.

NOTES, UNLESS OTHERWISE SPECIFIED:

3 Different test points used in design: TPx - Test point pad. TPHx - Through Hole Pad Large (for standard 0.1" header). Also used on IO Matrix (IOMx)

DO NOT POPULATE FOR 721A-B ASSY TYPE

Reference Schematic for LAN9252-SPI/SQI+GPIO16 Mode

MT9V128(SOC356) 63IBGA HB DEMO3 Card

CP2102 TESTAMATIC SYSTEMS POWER 5V TO 3.3V SECTION PINOUT CHECK DECOUPLING CAPACITORS. Btype USB connector TSPL_PPS_1 2.2

C uF T16 VDD T15 TMS TMS MCU_PORT_VDD T14 TDO TDO T13 JCOMP JCOMP PF3 T12 PF3 T11 VDDE3 5.0V PF4 T10 PF4 PJ5 PJ5 PF6 PF6 PF9 PF9 5.0V 5.

FRDM-KL27Z. 1 Title 2 Block Diagram 3 KL27Z MCU. 4 OpenSDA INTERFACE. 5 I/O Headers and Power Supply. Rev Description Date Approved

USB INTERFACE PAGE 6 ADS4449/ADS58H40 INTERFACE CONNECTOR TO TSW1400 PAGE 7

DISPLAY 1 DISPLAY 2 a. a b. a f. a f. b g. c d. c d. 16 x 2 HD44780 BASED ALPHANUMERIC DISPLAY LCD 16 X 2

5V_EXT J3-1 J3-1 5CSX_4A_IO39 5CSX_4A_IO37 5CSX_4A_IO40 UART0_CTS 5CSX_4A_IO32 UART0_RTS 5CSX_4A_IO29. 5CSX_IOp0 5CSX_IOn0. 5CSX_IOp1 5CSX_IOn1

AXM88180-EVB-RTL8211E-1 SMDK2440 Demo Board Schematic Index

Revision History. EFM32 Wonder Gecko MCU Plugin. Rev. Description. Board Function. Page. EFM32 Wonder Gecko MCU Plugin Board

J400 C UF,50V,20% V-STBY 10.0K,1%,1/4W R63 R61 1M,5%,1/4W V-STBY R K,1%,1/4W AC-OK RY3A R11INT 1 NC NO COM 47K,5%,1/4W R11

AS1117M3 or LM1117MPX-ADJ ADJ. C20 0.1uF + C56. + C57 10uF. 10 uf R K 1% R18 GND 10.0K 1%

AS1117M3 or LM1117MPX-ADJ REG_VDD ADJ. C20 0.1uF U6. + C57 10uF R K 1% GND 3.92K 1%

CLKOUT CLKOUT VCC CLKOUT RESOUT OSCOUT ALE TEST AD0 66 AD2 INT0 INT0 AD INT1 AD INT2/INTA0 AD5 AD7 AD7 INT AD8 AD8 AD10

1 INDEX & POWER, RESET 2 RF, SERVO & MPEG - MT1389E 3 MEMORY - SDRAM, FLASH/EEPROM 4 VIDEO OUT 5 AUDIO DAC WMA8766

COVER PAGE, TOP 04 ~ 05 VGA, LED, 7SEGMENT

Changed in Rev.3. Title. Revision: Size: A4 Number:

XIO2213ZAY REFERENCE DESIGN

Desired Part Placement. Max current set to 3A (motor Drive is 2.5A) SCI-DRV8814-MVK Mike Claassen B1 Dawn Ritz 40V. VDC_In GND. Board Test Points TP1

USB INTERFACE PAGE 6 INTERFACE CONNECTOR TO TSW1400 PAGE 7

Renesas Starter Kit for RL78/G13 CPU Board Schematics

XO2 DPHY RX Resistor Networks

+12V R16 100K +12V R17 100K R19 R18 100K 100K AVPP BVPP C21. C20 0.1uF. 0.1uF NOTES:

MSP430F16x Processor

All use SMD component if possible

FUNCTION. Write/Read RAM: Access to PRAM, CRAM, OFFRAM and Registers Digital Audio Interface - Test pin header. Regulator 1.2V.

2 Notes 3 MC9S08LG32CLK 4 Touch Sensors 1 5 Touch Sensors 2 6 Power 7 OSBDM 8 USB COM

U1-1 R5F72115D160FPV

NXP Automotive S12ZVMBEVB C U S T O M E R E V B

+12V R17 100K +12V R18 100K R19 100K R20 100K AVPP BVPP. C21 0.1uF. C20 0.1uF NOTES:

RTL8211DG-VB/8211EG-VB Schematic

XR21B1422/1424 POWER & USB 1.0 Date: Thursday, February 13, 2014

USBF USBF.prj. Title: Section: USBF-01. B Designer: Brian Ashelin Date: COMMUNICATIONS COMMUNICATIONS ADC ADC INPUT VCA 4 PAGE 7 PAGE 1 PAGE 5 PAGE 2

Built on Dec /1/2018 Rev00. Project:STM32L4 Quadcopter Description: Quadcopter Control Board ...

THE UNIVERSITY OF NEWCASTLE University Drive Callaghan NSW 2308 Australia

Maintenance Manual: TSV Accumulator

PS2_B_CLOCK PS2_B_DATA PS2_A_CLOCK PS2_A_DATA UART_C_RXD UART_B_RXD UART_A_RXD UART_C_TXD UART_B_TXD UART_A_CTS UART_A_TXD UART_A_RTS GPIO[0:31]

Revisions. TWR-MEM Drawn by: Convert into FSL template 9/8/09

RETICLE 2 NORTH SW2 DPDT SOUTH. LM339A TxD1 Out 11 U2D DEC PULSE 1 FOCUSER-2 3.0V 17 CCD EAST U2A AUX -6 FOCUSER-2 FOCUSER SW1 DPDT

1K21 LED GR N +33V 604R VR? 1K0 -33V -33V 0R0 MUTE SWTH? JA? T1 T2 RL? +33V 100R A17 CB? 1N N RB? 2K0 QBI? OU T JE182 4K75 RB? 1N914 D?

H-LCD700 Service Manual

Reference Schematic for LAN9252-HBI-Multiplexed Mode

CPU AML8613 USB HOST JTAG KEY CARD Block RCA-3 AUDIO 2CH COAX OUTPUT. pin140/tms pin141/tdi pin142/tck pin143/tdo

SYMETRIX INC th Avenue West Lynnwood, WA USA REV: DATE:

3.3V_MCU D N5 D N2 BAV99 D N4 BAV99 D N13 3 BAV99. ESD solution 0.01U TP1 TP2 R4 75 R3 75 R5 75 TP3 TP4 TP6 TP8 R+ G+ B+ R 35 TP11. A-detect C 77 0.

Transcription:

lock iagram Ethernet PoE Level Translators SPI HNSHKE URT tmega U US ISP MHz User button Leds Wi-Fi Module U GPIO Headers micros US US Host MHz lock iagram Size ocument Number Rev Yun ate: Thursday, January, 0 Sheet of

Wi-Fi & U U HORNET_GP HORNET_GP GPIO GPIO HORNET_GP HORNET_GP HORNET_GP HORNET_GP HORNET_GP HORNET_GP GPIO GPIO HORNET_GP HORNET_GP HORNET_GP HORNET_GP R 0K R 0K U OE NT00 U OE NT00 0 SS SK TP SK TP TP R R R R R R TP GP HNSHKE 0K VV U 0 (SS/PINT0)P0 (P//PINT)P (P0//PINT)P (SLK/PINT)P (INT/IN0)PE VUS - + (XK/#TS)P REF (#HW)PE U_- U_+ R0 0K R R 00nF R R REF - + V_US TP U YSSR0 K USM TP TP USP V_US R 0uF 00nF J MIRO US TP USGN V - + I G URT_TX URT_RX HORNET_GP R R TP URT_TX URT_RX URT_TX TP URT_RX TP U I VL O V O VL I V THREE-STTE MXE URT_TX URT_RX R R RX TX TP URT_TX TP URT_RX 0 (RX/INT)P (TX/INT)P XTL XTL OS_IN OS_OUT R M 0pF YZ MHz 0pF WIFI_MOULE Wi-Fi Module HORNET_GP HORNET_GP HORNET_GP0 LE0 LE LE P_TX+ P_TX- P_RX+ P_RX- US+ US- HORNET_GP HORNET_GP0 LE0 LE LE R0 R0 R R P_TX+ P_TX- P_RX+ P_RX- US+ US- K S R FSMJH NP R K LE LUE LE WHITE USER UTTON LE YELLOW Q R 0K S0 V Wireless LE US LE IO LE ontrol V R0 K WN LE Q P0GN R K VV R K G LE RE VV S R0 K S TSSK-PL TP0 U_nRESET U 00nF U LVG0 (/PINT)P (PINT/O#O/)P 0 (PINT/O/O/)P (PINT/O0/O/#RTS)P (T/#O/)P (IP/LK0/O)P #RESET (IP/)P (O/#O)P (T0/O/0)P TmegaU-MU TmegaU Part of (S/INT)P (O0/SL/INT0)P0 (/TI)PF (/TO)PF (/TMS)PF (/TK)PF 0 ()PF (0)PF0 R00 R0 R NP NP IO IO IO0 IO IO IO VV S SL U_0 U_ U_ U_ U_ U_ SK HNSHKE RX TX U_nRESET These files are licensed under a reative ommons ttribution Share-like license, which allows for both personal and commercial derivative works, as long as they credit dog hunter LL and release their designs under the same license. www.doghunter.org The Linino software is also open-source. The source code is released under the GPL and the /++ microcontroller libraries are under the LGPL. www.linino.org IO R K R K Q S0 S0/S0 SS U LVG0 LE YELLOW LERX R K V Wi-Fi & U Size ocument Number Rev Yun ate: Thursday, January, 0 Sheet of

, micros & US Host pf V. V. uf.v V Y MHz R R R0 R K R0 R 0K 0K XSO XSI pf US_PWRE hipn U XSO XSI MSINS US_PWREN UP_RREF hipn SN RT RT RT0 S_V ontrolout0 RT RT RT RT 0 RT RT RT RT0 RT ontrolout P_OVRUR P_PWRUP 0 SN RT RT RT0 RT RT P_OVRUR P_PWRUP R R TP RT TP RT TP RT TP RT TP RT0 TP RT TP0 RT V R K R V. PWR_V R ONTROLOUT0 R R 0K R0 K R 0K S GQ P0GN + 0uF 0V V R NP P_PWR R R 0pF urrent Limiter MI00- J 0 00nF V U FULT EN VOUT GN TP P_PWR US uf.v JP T T M V LK VSS 0 T0 T x V.ML00NR micros TFN-X0-0X0-H GN GN US+ US- R K R K US_M US_P U0-MGL Part of US_M US_P P_M P_P P_M P_P P_M P_P R R TP P_M TP P_P U YSSR0 K V - + G 00000 TP US GN US signal line trace:.keep traces of US bus + and - the same length..chieve 0 ohm differential characteristic impedance..chieve ohm common characteristic impedance..maintain parallelism between + and -..o not route US.0 + and - over the power plane split..o not route US.0 + and - over the other high frequency signals..it is preferred to route US.0 + and - over ground layer..it is preferred to route US.0 + and - using single layer., micros & US Host Size ocument Number Rev Yun ate: Thursday, January, 0 Sheet of

Power Supply & Pin Headers P_RX+ P_RX- P_TX+ P_TX- R0 R R0 R R0 R R0 R 0 00nF 0 00nF.0V T R R T+ R T- R R+ R- R 00nF T L L K L L K RJ Ethernet RXT TXT N SH SH R R R R0 R SMJ SMJ U +V V GN V V J I P V P g00 PoE 0 POE_V TP + 0 0uF V TP TP POE_V V VV U_nRESET 0 MRM0 MRM0 MRM0 U_0 U_ U_ U_ U_ U_ NP N IOREF RESET V V GN@ GN@ 0 J N IOREF RESET V V GN GN J0 0 SK J J SL S REF GN 0 J (TX0) 0(RX0) SL S REF GN@ 0 0 REF IO IO IO IO0 IO IO HNSHKE SL S TX RX 0000 VV ISP V_US POE_V MRM0 0 MRM0 GN TP 0.uF.V 0 0uF.V V.uF.V VV TP.uF.V R 00K 00nF 0V EN TP R EN TP U0 EN I RT00 LX F/OUT GN TP L.uH. pf R0 K % R K % 0uF.V uf.v 0 uf.v V TP0 00nF.V V R0 LE GREEN Power LE Power Supply & Pin Headers Size ocument Number Rev Yun ate: Thursday, January, 0 Sheet of

I Power VV VV 00nF uf 00nF U UV UGN TmegaU-MU TmegaU Part of V GN UP V V V P EXP GN GN GN 00nF R VV VV 00nF 0 00nF V VV U V V V VV U V V GN NT00 GN NT00 00nF 00nF 00nF V U VL GN MXE U V V GN LVG0 V 00nF 00nF VV uf VV N V R.uF.V V. U uf V.uF V V 00nF V PV.uF VH VH R 00 R 0 <-- V_OUT --> VV U0-MGL.uF.V Part of V V PLL_V V_OUT --> PLL_VSS VSSH 0 PVSS V. 0.uF 00nF.uF H H H H HS HS HS HS HS HS Reference esigns RE PROVIE "S IS" N "WITH LL FULTS". rduino ISLIMS LL OTHER WRRNTIES, EXPRESS OR IMPLIE, REGRING PROUTS, INLUING UT NOT LIMITE TO, NY IMPLIE WRRNTIES OF MERHNTILITY OR FITNESS FOR PRTIULR PURPOSE. rduino may make changes to specifications and product descriptions at any time, without notice. The ustomer must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." rduino reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them. The product information on the Web Site or Materials is subject to change without notice. o not finalize a design with this information. "rduino" name and logo are trademarks registered by rduino S.r.l. in Italy, in the European Union and in other countries of the world. I Power Size ocument Number Rev ustom Yun ate: Thursday, January, 0 Sheet of