SUPPLEMENTARY INFORMATION

Similar documents
Supporting Online Material for

Hopping in CVD Grown Single-layer MoS 2

Supplementary material for High responsivity mid-infrared graphene detectors with antenna-enhanced photo-carrier generation and collection

Supporting Information

Wafer Scale Homogeneous Bilayer Graphene Films by. Chemical Vapor Deposition

Graphene and new 2D materials: Opportunities for High Frequencies applications

Figure 1: Graphene release, transfer and stacking processes. The graphene stacking began with CVD

Supplementary materials for: Large scale arrays of single layer graphene resonators

A. Optimizing the growth conditions of large-scale graphene films

Transistori ad effetto di campo con canale in grafene (GFET) aventi risposta fotoelettrica

Supplementary Information

Supplementary Figure S1. AFM images of GraNRs grown with standard growth process. Each of these pictures show GraNRs prepared independently,

Modulation-Doped Growth of Mosaic Graphene with Single Crystalline. p-n Junctions for Efficient Photocurrent Generation

crystals were phase-pure as determined by x-ray diffraction. Atomically thin MoS 2 flakes were

Stretchable Graphene Transistors with Printed Dielectrics and Gate Electrodes

Supporting Information for: Electrical probing and tuning of molecular. physisorption on graphene

Supplementary Information

MOS Transistor Properties Review

Supporting Information. by Hexagonal Boron Nitride

Supporting Information for: Sustained sub-60 mv/decade switching via the negative capacitance effect in MoS 2 transistors

A Novel Approach to the Layer Number-Controlled and Grain Size- Controlled Growth of High Quality Graphene for Nanoelectronics

Supplementary Figure 1 Dark-field optical images of as prepared PMMA-assisted transferred CVD graphene films on silicon substrates (a) and the one

Operation and Modeling of. The MOS Transistor. Second Edition. Yannis Tsividis Columbia University. New York Oxford OXFORD UNIVERSITY PRESS

Two-Dimensional (C 4 H 9 NH 3 ) 2 PbBr 4 Perovskite Crystals for. High-Performance Photodetector. Supporting Information for

(a) (b) Supplementary Figure 1. (a) (b) (a) Supplementary Figure 2. (a) (b) (c) (d) (e)

Supplementary Figure 1 Experimental setup for crystal growth. Schematic drawing of the experimental setup for C 8 -BTBT crystal growth.

Graphene photodetectors with ultra-broadband and high responsivity at room temperature

Supporting Information

SUPPLEMENTARY INFORMATION. Observation of tunable electrical bandgap in large-area twisted bilayer graphene synthesized by chemical vapor deposition

Supplementary Information for

Supplementary Figure 1 Detailed illustration on the fabrication process of templatestripped

SUPPLEMENTARY INFORMATION

Selective Manipulation of Molecules by Electrostatic Force and Detection of Single Molecules in Aqueous Solution

Field effect = Induction of an electronic charge due to an electric field Example: Planar capacitor

Supporting Information. Fast Synthesis of High-Performance Graphene by Rapid Thermal Chemical Vapor Deposition

Ultrafast hot-carrier-dominated photocurrent in graphene

Electrical Degradation of InAlAs/InGaAs Metamorphic High-Electron Mobility Transistors

6.012 Electronic Devices and Circuits Spring 2005

Supporting Information. Effects of Environmental Water Absorption by. Film Transistor Performance and Mobility

Enhancing the Performance of Organic Thin-Film Transistor using a Buffer Layer

SUPPORTING INFORMATION: Titanium Contacts to Graphene: Process-Induced Variability in Electronic and Thermal Transport

Supplementary Information

Ultrafast Lateral Photo-Dember Effect in Graphene. Induced by Nonequilibrium Hot Carrier Dynamics

UNIVERSITY OF CALIFORNIA College of Engineering Department of Electrical Engineering and Computer Sciences. Professor Chenming Hu.

Supplementary Figure 1: Micromechanical cleavage of graphene on oxygen plasma treated Si/SiO2. Supplementary Figure 2: Comparison of hbn yield.

CHAPTER 5 EFFECT OF GATE ELECTRODE WORK FUNCTION VARIATION ON DC AND AC PARAMETERS IN CONVENTIONAL AND JUNCTIONLESS FINFETS

M R S Internet Journal of Nitride Semiconductor Research

DEPOSITION OF THIN TiO 2 FILMS BY DC MAGNETRON SPUTTERING METHOD

Supplementary Methods A. Sample fabrication

MOSFET: Introduction

Self-Charged Graphene Battery Harvests Electricity. from Thermal Energy of the Environment

Supplementary Information. Graphene field-effect transistor array with integrated electrolytic gates. scaled to 200 mm

Supporting Information

Direct Measurement of Adhesion Energy of Monolayer Graphene As-Grown. on Copper and Its Application to Renewable Transfer Process

High-Performance Semiconducting Polythiophenes for Organic Thin Film. Transistors by Beng S. Ong,* Yiliang Wu, Ping Liu and Sandra Gardner

VLSI Design and Simulation

Graphene. Tianyu Ye November 30th, 2011

NiCl2 Solution concentration. Etching Duration. Aspect ratio. Experiment Atmosphere Temperature. Length(µm) Width (nm) Ar:H2=9:1, 150Pa

Graphene FETs EE439 FINAL PROJECT. Yiwen Meng Su Ai

SUPPLEMENTARY INFORMATION

Lecture 0: Introduction

Supporting information

nmos IC Design Report Module: EEE 112

RF Performance Projections of Graphene FETs vs. Silicon MOSFETs

Supporting Information

Electric Field-Dependent Charge-Carrier Velocity in Semiconducting Carbon. Nanotubes. Yung-Fu Chen and M. S. Fuhrer

on Self-Assembly of Fullerene Molecules

JUNCTION LEAKAGE OF A SiC-BASED NON-VOLATILE RANDOM ACCESS MEMORY (NVRAM) K. Y. Cheong ABSTRACT INTRODUCTION

Transient Photocurrent Measurements of Graphene Related Materials

Supporting Information

Graphene devices and integration: A primer on challenges

Chapter 4 Field-Effect Transistors

TRANSVERSE SPIN TRANSPORT IN GRAPHENE

MOS Transistor I-V Characteristics and Parasitics

Chemical Vapor Deposition Graphene Grown on Peeled- Off Epitaxial Cu(111) Foil: A Simple Approach to Improved Properties

The Effects of Hydrazine Monohydrate Surface Doping on Graphene

Electronic Supplementary Information. Molecular Antenna Tailored Organic Thin-film Transistor for. Sensing Application

Electrical Transport Measurements Show Intrinsic Doping and Hysteresis in Graphene p-n Junction Devices

Supporting Information

Supplementary Information

Multicolor Graphene Nanoribbon/Semiconductor Nanowire. Heterojunction Light-Emitting Diodes

Highly Confined Tunable Mid-Infrared Plasmonics in Graphene Nanoresonators

A Graphene-based Hot Electron Transistor

EE115C Winter 2017 Digital Electronic Circuits. Lecture 3: MOS RC Model, CMOS Manufacturing

Magnon-drag thermopile

GaN based transistors

CMPEN 411 VLSI Digital Circuits. Lecture 03: MOS Transistor

GHZ ELECTRICAL PROPERTIES OF CARBON NANOTUBES ON SILICON DIOXIDE MICRO BRIDGES

Low Frequency Noise in MoS 2 Negative Capacitance Field-effect Transistor

SUPPLEMENTARY MATERIALS FOR PHONON TRANSMISSION COEFFICIENTS AT SOLID INTERFACES

SUPPLEMENTARY INFORMATION

P. R. Nelson 1 ECE418 - VLSI. Midterm Exam. Solutions

Hybrid Surface-Phonon-Plasmon Polariton Modes in Graphene /

Wafer-scale fabrication of graphene

Cut-and-Paste Organic FET Customized ICs for Application to Artificial Skin

Classification of Solids

Integrated Circuits & Systems

R. Ludwig and G. Bogdanov RF Circuit Design: Theory and Applications 2 nd edition. Figures for Chapter 6

EN2912C: Future Directions in Computing Lecture 08: Overview of Near-Term Emerging Computing Technologies

Investigation of the Thermal Noise of MOS Transistors under Analog and RF Operating Conditions

Transcription:

doi:.38/nature09979 I. Graphene material growth and transistor fabrication Top-gated graphene RF transistors were fabricated based on chemical vapor deposition (CVD) grown graphene on copper (Cu). Cu foil was placed in a quartz furnace tube at - 6 Torr. After evacuation, the Cu foil was heated to 875 o C in forming gas and kept at this temperature for 30 minutes to reduce native CuO and increase the Cu grain size. After reduction the Cu foil was exposed to ethylene at 975 C for minutes. The sample was cooled down in forming gas (6 sccm, 20 mtorr). PMMA was spin-coated on top of the graphene layer formed on one side of the Cu foil. The Cu foil was then dissolved in M iron chloride. The remaining graphene/pmma layer was washed with deionized (DI) water water, M HCl and DI water and transferred to the desired substrate. ubsequently, the PMMA was dissolved in hot acetone (80 o C) for one hour. The substrate with graphene was rinsed in methanol and dried in a stream of nitrogen. The CVD graphene was characterized with Raman spectroscopy on four different sites across the wafer as shown in Fig.. The ratio of 2D peak to G peak confirms the single layer nature of the CVD-graphene []. Graphene RF transistors were built using a top-down approach on DLC substrate grown on a high resistivity i susbtrate as shown in Fig. 2a. A Leica Vb6 WWW.NATURE.COM/NATURE

E-beam writer was used for patterning with PMMA as the resist. The typical dose and current during the writing are 200 μc/cm 2 and -40 na, respectively. Dual-channel RF graphene devices were designed with different gate lengths from 550 nm, 40nm, nm, 80 nm and 40 nm with a fixed gate width of 30 μm. A EM image of a typical long channel device with 550 nm channel length is shown in Fig. 2b. The contact resistance is estimated to be 600 Ω μm and Hall mobility is around 500-600 cm 2 /Vs at zero top gate bias (high density region). Top-gate capacitance is about 9-7 nf/μm 2 from a combination of nm oxidized Al layer and 5 nm ALD Al 2 O 3. It is noted here that the CVD-graphene here went through the iron chloride copper etching process which usually introduced ionic doping. Also the top-gate stack with E-beam evaporated and then oxidized Al layer will also introduce impurity doping. The large Dirac point shift of the finished devices as shown in Fig. (e) mostly originates from the above two factors instead of the DLC substrate. As a comparison, another sample with same CVD-graphene transferred to ic substrate, usually considered to be of high quality and with few traps, also shows similar amount of Dirac point shift. D G 2D Counts (a.u.) 200 600 2000 2400 2800 3200 Raman hift (cm - ) Figure Raman spectroscopy of the CVD-graphene grown on copper from 4 different sites on the same sample. The ratio of G peak to 2D peak reveals the single layer property. WWW.NATURE.COM/NATURE 2

a b Figure 2 Images of finished graphene RF devices on a DLC substrate. a, The finished chip of graphene RF transistors on DLC substrate. b, A EM image of a typical long channel device with gate length of 550 nm. The scale bar is 400 nm. II. High frequency measurement and analysis on maximum oscillation frequency cattering () parameter measurement was taken using an Agilent network analyzer. The short circuit current gain can calculated from the obtained parameters using the 22 following formula: h2 ( )( ) 22 2 2, 2 can be converted into db by 20 * log. The current is then plotted against the frequency in log scale, following a /f dependence, which is equivalent to -20 db/dec dependence. The cut off frequency f T is the frequency at which the current is equal to. A commonly used de-embedding procedure using open and short structures is adopted to obtain the intrinsic RF performance. The de-embedding mainly follows this equation: Y [( Y Y ) ( Y Y ) ]. The current gain versus frequency transistor DUT open short open before de-embedding for two representative short channel devices with gate length of 40 nm and 40 nm are shown in Fig. 3. WWW.NATURE.COM/NATURE 3

a b f T =9.3 GHz L g =40 nm@ 300K Before de-embedding f T = 5 GHz L g =40 nm @ 300 K Before de-embedding 0. Figure 3 Plot of short circuit current gain versus frequency before de-embedding at room temperature at V gs =-8V and V ds =.6 V. a, The extrinsic f T is 9.3 GHz for the 40 nm device. b, The extrinsic f T is 5 GHz for the 40 nm device. In real application, there is another important figure-of-merit called maximum oscillation frequency, which can be determined from the power gain. The maximum available power gain (MAG) is calculated from parameters from the following equation [2]. MAG K K 2 2, where K is the stability factor and 2 K 2 2 2 D 2 22 2 2, where the determinant D 22 2 * 2. Another often cited power gain is Mason s unilateral power gain and it is defined as: U k 2 2 2 2 2 2Re( ) 2 2 2, Both MAG and U can be converted into db by * log MAG and they should follow a /f or -20 db/dec dependence for a well-behaved transistor. The maximum oscillation WWW.NATURE.COM/NATURE 4

frequency f MAX is defined as the frequency at which the power gain equals to and the results from both MAG and U are expected to be similar. As a fundamental characteristic of a transistor, f MAX holds the physical significance to be the maximum oscillation frequency. f MAX can also be obtained without using parameters by the following equation for field-effect transistors [3]. f MAX ft 2 g ( R R R ) 2 f C R D Gate i T GD Gate, where g D is differential source-drain conductance, R s is the source resistance, R i is the channel-sided charging resistance of the gate-source capacitance, C GD is the gate to drain capacitance and R Gate is the gate resistance which mainly depends on the gate metal thickness and area. As shown in Fig. 4, we have obtained a high f MAX value of more than 20 GHz for the 550 nm device without any optimization of gate structure. Despite the lack of clear current saturation, this large f MAX shows the performance potential for graphene transistors. It is expected that f MAX can be further enhanced by optimizing the gate structure and improving the saturation behavior. a Gain L g =550 nm V ds =.6V V gs =-6V MAG /2 U /2 f T =26 GHz b Gain 0 L g =40 nm V ds =.6V V gs =-8V MAG /2 U /2 f T =70 GHz f max =20 GHz f max =3 GHz 0 WWW.NATURE.COM/NATURE 5

Figure 4 Plot of short circuit current gain (black) and power gain (red and blue) versus frequency. a, The f T is 26 GHz and f MAX is 20 GHz for the 550 nm device. b, The f T is 70 GHz and f MAX is 3 GHz for the 40 nm device. Extrinsic f MAX before de-embedding for the 550 nm device is also shown in Fig. 5 also using MAG and U. Compared to the intrinsic 20 GHz, the extrinsic f MAX is about.5 GHz, which is also highest reported value thus far. MAG /2 U /2 Gain f max =.5 GHz L g =550 nm@ 300K Before de-embedding Figure 5 Plot of power gain versus frequency before de-embedding at room temperature for the 550 nm device. An extrinsic f MAX of.5 GHz is achieved at V gs =-6V and V ds =.6V. III. High frequency measurement at low temperatures Thermal variation of the vector network analyzer (VNA) itself and the cables can cause measurement uncertainties when a standard VNA calibration is performed. To obtain the most accurate microwave measurements at a certain temperature, calibrations are often repeated before taking sensitive measurement. Mechanical and electrical changes in the RF measurement system such as cables, probes and open/short structures can lead to large measurement errors with varying temperatures. It is imperative to perform system WWW.NATURE.COM/NATURE 6

calibration and open-short measurements for each temperature once the components reach a stable thermal equilibrium. a b c 0 300 K 50 K 4.3 K GHz 2 GHz 2 GHz 3.5 GHz 3 GHz 2 GHz Figure 6 The extrinsic current gain before de-embedding versus frequency for a 550 nm device. a, 300 K; b, 50 K; c, 4.3 K. The gate voltage steps from -8 to 0 V and the drain voltage is.6 V. The /f dependence holds well across all the temperatures and has the similar gate voltage dependence. These are consistent with the intrinsic current gain plots after de-embedding versus frequency as shown in the main text. A system calibration carried out at 300 K will lead to large inaccuracy for a measurement taken at 4.2 K. In our temperature dependent RF measurements, repeated calibrations were carried out as stated above to ensure reliable and accurate test results. imilarly, efforts need to be taken during the de-embedding procedures to ensure the accuracy of intrinsic results. As shown in Fig. 6, the extrinsic f T values of a 550 nm device measurement at each temperature have the similar gate voltage dependence and result in consistent intrinsic f T values after de-embedding (Intrinsic f T figures are shown in Fig. 4 in the main text). WWW.NATURE.COM/NATURE 7

The weak temperature dependence largely benefits from the better surface properties of the DLC substrate compared to those of an io 2 substrate. To further explore the surface trapping behavior for different substrates, a side-by-side comparison of graphene transistors fabricated on DLC substrate and io 2 substrate is shown in Fig. 7. Note here that these two sets of devices are made in parallel with identical fabrication procedures and graphene materials. The representative output characteristics of the 550 nm device on io 2 substrate are given in Fig. 7 (a). These characteristics show large hysteresis and change in the device behavior after sweeps at high drain bias. The current exhibits abnormal drain dependence (as indicated by the red arrow) when biased at around 2.5 V for the first sweep (left panel). Different output behavior is observed for the second and subsequent sweeps during which the abnormal drain dependence is absent (right panel). This indicates that large numbers of traps were involved in the transport process when the graphene devices on io 2 were first biased at V ds of 2.5 V, which is within the typical operating range for RF graphene devices. This result is consistent with the experimental work of Ref. [4] that shows strong field-effect induced trapping processes in graphene devices on io 2 substrate under high bias. On the contrary, this abnormal output behavior originating from trapping processes is absent in the device on DLC as shown in Fig. 7 (b), which indicates its advantages in terms of trap density and appropriateness for highfield operation. Devices on DLC showed reproducible output characteristics after repeated sweeps under high bias. In addition, the devices on DLC show much larger current modulations than on io 2. This is attributed to a better mobility and carrier velocity on DLC substrate resulting from less impurity and phonon scattering. WWW.NATURE.COM/NATURE 8

a b Drain current ma/m).0 0.5 0.0 0 2 0.0 0 2 0 2 0 2 Drain voltage (V) Drain voltage (V) Drain current (mam).0 0.5 Figure 7 The comparison of output characteristics of 550 nm graphene devices on DLC and io 2 substrates with gate voltage sweeping 8 V from Dirac point. a, The graphene device on io 2 substrate shows large hysteresis and change of device characteristics after sweeps at high drain bias. The current exhibits abnormal drain dependence (as indicated by the red arrow) when biased at around 2.5 V for the first sweep (left panel). Drastically different output behavior is observed for the second and subsequent sweeps in which the abnormal drain dependence is absent (right panel). This indicates that large number traps participated in the transport when the graphene device on io 2 was first biased at high V ds. b, The device on DLC substrate shows little change in its output characteristics when biased at around 2.5 V for the first sweep (left panel) and second sweep (right panel), indicating minimal trapping/de-trapping processes. * Email: yming@us.ibm.com (Y.-M. L) and avouris@us.ibm.com (P.A.) References WWW.NATURE.COM/NATURE 9

[] Li, X.. et al. Large-Area ynthesis of High-Quality and Uniform Grapene Films on Copper Foils. cience, 324, 32-34 (2009). [2] Gupta, M.. Power Gain in Feedback Amplifiers, a Classic Revisited. IEEE Trans. Microwave theory and Techniques, 40, 864-879 (992). [3] ze,. M. & Ng, K. K. Physics of emiconductor Devices, Third Edition, Wiley- Interscience (2006). [4] Chiu, H. -Y., Perebeinos, V., Lin, Y. -M. & Avouris, P. Controllable p-n Junction Formation in Monolayer Graphene Using Electrostatic ubstrate Engineering. Nano Lett., 4634-4639 (20). WWW.NATURE.COM/NATURE