PCLKS SYNCHS PDATS[3:0] PCODES[3:0] STATCLKS CMDCLKS PCLKW SYNCHW PDATW[3:0] PCODEW[3:0] Sheet_2 CMDCLKS STATCLKW CMDDATW STATDATW PDACK[1:0]

Similar documents
SVS 5V & 3V. isplsi_2032lv

CLKOUT CLKOUT VCC CLKOUT RESOUT OSCOUT ALE TEST AD0 66 AD2 INT0 INT0 AD INT1 AD INT2/INTA0 AD5 AD7 AD7 INT AD8 AD8 AD10

EDP-AM-DIO54 Digital IO Module User Manual. This document contains information on the DIO54 digital IO module for the RS EDP system.

RETICLE 2 NORTH SW2 DPDT SOUTH. LM339A TxD1 Out 11 U2D DEC PULSE 1 FOCUSER-2 3.0V 17 CCD EAST U2A AUX -6 FOCUSER-2 FOCUSER SW1 DPDT

Revision History. EFR32 Mighty Gecko Dual PHY Radio Board. 2.4 GHz 13dBm / MHz 14 dbm, DCDC to PAVDD. Board Function Page. Rev.

JS3 VDDA PTA7/KBD7. Jmp VSSA PTA6/KBD6 PTA5/KBD5 PTA4/KBD4 PTA3/KBD3 PTA2/KBD2 PTA1/KBD1 33 FP-1 PTA0/KBD0 VSSAD PTC3 VDDAD

PowerIn Connector to Power Modules

EFM8BB3 USB Type-C 60 W Charger. Revision History. Board Function. Rev. Description. Title Page. A00 Prototype version. EFM8BB3 & User Interface

Quickfilter Development Board, QF4A512 - DK

Headers for all pins sorted by pin no. (unpopulated) TSX-1001 Cortex-M0. Oscillator 44MHz

Optional IOB31 Board. x1 PCIe Link* (Expansion) x8 PCIe Connector. (PCIe1) x4 PCIe Link (B0) x8 PCIe Connector. (PCIe2)

Renesas Starter Kit for RL78/G13 CPU Board Schematics

RSC CHIP VDD P05 P03 P01 P04 VDD GND PWM0 AVDD VDD AVDD P0-2 P0-5 P0-1 P0-6 P0-4 P0.3 GND P00. Y1 3.58MHz P00 P01 AGND P01 P00 P02 P02 P07 P0-0 P0-7

3 Different test points used in design: TPx - Test point pad. TPHx - Through Hole Pad Large (for standard 0.1" header). Also used on IO Matrix (IOMx)

Power supply, reset circuit, reference voltage and power indicator. Analogue and digital inputs with options for FET outputs

A B C D REVISIONS +3V J39 PHY_INT TXD15 TXPAR PRST AC16 AC21 AD22 AF22 AE22 AF17 AC22 AE16 AE21 AD18 AE7 AD17 AE19 AE20 AF20 AC20 A16 B13 TXD14

THE UNIVERSITY OF NEWCASTLE University Drive Callaghan NSW 2308 Australia

x16 PCIe Link* (A0) x16 PCIe Connector (PCIe2) 64-bit/133MHz PCI-X PCI-X Connector (SLTA1) PCI-X Connector (SLTB1) 64-bit/133MHz PCI-X

J1B B1 B3 B5 B7 B9 B11 B13 B15 B17 B19 B21 B23 B25 B27 B29 B31 B33 B35 B37 B39 B41 B43 B45 B47 B49 B51 B53 B55 B57 VCC VCC USB_DET

Host MSP430. dacqs_host_board 12/7/2016 9:26 PM. U1 Value +3V3 AVCC_HOST UART_1_TX UART_1_RX MSP_SCLK UART_2_TX UART_2_RX CUTDOWN_EN MSP_SS

FUNCTION. Write/Read RAM: Access to PRAM, CRAM, OFFRAM and Registers Digital Audio Interface - Test pin header. Regulator 1.2V.

For max 243 R2OUT is low when R2IN is disconnected enabling the MAX 489 (RS-485) This will not work if MAX232 is used!

MT9V128(SOC356) 63IBGA HB DEMO3 Card

Am186CC and Am186CH POTS Line Card

8V Title SCHEMATIC, 8V89317EVB REV A. Date: Friday, June 14, Power Supply. XTAL Interface. 12.8MHz TCXO/OCXO LED Status IN1 OUT1

+12V R16 100K +12V R17 100K R19 R18 100K 100K AVPP BVPP C21. C20 0.1uF. 0.1uF NOTES:

ISA INTERFACE & POWER SELECTION Size Document Number Rev Custom. XR82C684 EVAL BOARD 1.2 Date: Monday, August 13, 2007 DO NOT INSTALL CON_AT62B

A[0..15] A[0..15] D[0..7] IORDY DRIVENBL\ U6B 74LS00 BUFOSC U7B REQ 74LS04 UNUSED U7C GRANT\ 74LS04

PCIextend 174 User s Manual

PTN3356 Evaluation and Applicaiton Board Rev. 0.10

L13X DAUGHTER CARDS TABLE OF CONTENTS REV SL NO. TABLE OF CONTENTS VERSION VERSION HISTORY BLOCK DIAGRAM 4 UART-0 INTERFACE

Calypso Customer EVB 324 BGA Daughter Card (X-MPC574XG-324DS)

PS2_B_CLOCK PS2_B_DATA PS2_A_CLOCK PS2_A_DATA UART_C_RXD UART_B_RXD UART_A_RXD UART_C_TXD UART_B_TXD UART_A_CTS UART_A_TXD UART_A_RTS GPIO[0:31]

MSP430F16x Processor

Revision History. EFM32 Wonder Gecko MCU Plugin. Rev. Description. Board Function. Page. EFM32 Wonder Gecko MCU Plugin Board

Note: Please refer to AX110xx Network SoC Application Design Note for more detailed information.

S08P-LITE. 1 Title Page 2 Block Diagram 3 MCU & Arduino Headers 4 OSBDM & Power Supply 5 On-board Peripherials S08P-LITE. 23-Jun-17. V3.

VCC 52 VCC 21 AVCC PF0(ADC0) 60 PF1(ADC1) 59 PF2(ADC2) 58 PF3(ADC3) 57 PF4(ADC4/TCK) 56 PF5(ADC5/TMS) 55 PF6(ADC6/TDO) 54 PF7(ADC7/TDI) SCL TXD

Xilinx Virtex -E Evaluation Kit

Sheet_Symbol_Overspeed. HA_Vel_Feedback Dec_Vel_Feedback. HA_Overspeed_N Dec_Overspeed_N

PCBA Rev 80.L9581G001 PCBA P/N: PCB P/N: PCB Rev 00.L9581G001. Title Content Size Document Number Rev C. A Date: Tuesday, December 15, 2009 FLD1.

CP2102 TESTAMATIC SYSTEMS POWER 5V TO 3.3V SECTION PINOUT CHECK DECOUPLING CAPACITORS. Btype USB connector TSPL_PPS_1 2.2

HF SuperPacker Pro 100W Amp Version 3

LED POWER STAGE1 NOT_EN LED+ PWM LED- 12V. LED Power Stage LED POWER STAGE2 NOT_EN LED+ PWM LED- 12V. LED Power Stage LED POWER STAGE3 NOT_EN LED+ PWM

U1-1 R5F72115D160FPV

PAGENET88 ZONE PAGING SYSTEM

Generated by Foxit PDF Creator Foxit Software For evaluation only.

AXM88180-EVB-RTL8211E-1 SMDK2440 Demo Board Schematic Index

FREEDOM KE02Z. 1 Title 2 Block Diagram 3 KE02Z MCU. 4 OpenSDA INTERFACE. 5 I/O Headers and Power Supply. Initial Draft 02/01/13

AD2_BUSY AD2_DIN AD2_DOUT AD2_/CS AD1_/CS AD1_DOUT AD1_DIN AD_SCLK AD_CCLK AD_OSC_EN AD1_BUSY AD_CONVERT GNDIO - P115

1 INDEX & POWER, RESET 2 RF, SERVO & MPEG - MT1389E 3 MEMORY - SDRAM, FLASH/EEPROM 4 VIDEO OUT 5 AUDIO DAC WMA8766

FX18 DDR0/DDR1. PCIe/SD/SPI/CONFIG

CD-DET TP5_CS- LCDPWR RFPWR CHPD5 GP05 GP25 RST5 L13 D12 D11 D10 LCD_MISO LCD5_MOSI LCD5_SCK SD5_CS- LCD_MISO LCD5_MOSI LCD5_SCK SD5_CS-

AKD4554-E Evaluation board Rev.0 for AK4554

Revisions. TWR-LCD-RGB Drawn by: Initial Release 15-JUL-11

AS1117M3 or LM1117MPX-ADJ REG_VDD ADJ. C20 0.1uF U6. + C57 10uF R K 1% GND 3.92K 1%

+12V R17 100K +12V R18 100K R19 100K R20 100K AVPP BVPP. C21 0.1uF. C20 0.1uF NOTES:

EMA-MB91F467D-LS-208M04

PCI9054RDK-860 BLOCK DIAGRAM

Reference Schematic for LAN9252-HBI-Multiplexed Mode

RX-62N Multi-Breakout Board Options

05 - Adaptacion Puerto Serie RXD_UC R35 0 DTR_UC R36 0 RI_UC Adaptacion Puerto Serie Señalizacion GSM R37 0 INFO_NETLIGHT R38 0

AS1117M3 or LM1117MPX-ADJ ADJ. C20 0.1uF + C56. + C57 10uF. 10 uf R K 1% R18 GND 10.0K 1%

RTL8211DG-VB/8211EG-VB Schematic

VCC 21 VCC 52 AVCC PF0(ADC0) 60 PF1(ADC1) 59 PF2(ADC2) 58 PF3(ADC3) 57 PF4(ADC4/TCK) 56 PF5(ADC5/TMS) 55 PF6(ADC6/TDO) 54 PF7(ADC7/TDI) SCL TXD

Note Division P1 P2 P3 P4 P5 P6 P7 P8 P1 P2 P3 P4 P5 P6 P7 P8 NOTEDIV1 NOTEDIV2 KEYBOARD_VOLTAGE VCF_IN LFO_IN FILTER_ENVELOPE. Filter.

3JTech PP TTL/RS232. User s Manual & Programming Guide

ZCRMZN00100KITG. Crimzon Development Board Kit. Product User Guide. Introduction. Kit Contents. Applying Power to Development Board

XO2 DPHY RX Resistor Networks

Realtek Semiconductor Corp. Title RTL8213(M)_FHG_V1.0

B0549-SCH-01 RD VEGA STDP4028 (DVI to DPTx) Reference Design PCB# Revision History

LED_POWER_STAGE1 PWM GND ADJ LED- -12V R2 RA. LED Power Stage LED_POWER_STAGE2 PWM GND ADJ LED- -12V R4 RB. LED Power Stage LED_POWER_STAGE3

TMS320C6201 Test and Evaluation Board Technical Reference

Service Information. Service. Service. Service FW-V220. Product Service Group CE Audio A02-160

Maxim Integrated Products 1

NXP Automotive S12ZVMBEVB C U S T O M E R E V B

Block Diagram SGTL5000 PG. 3. Power PG. 8. Communication PG.6. I2S Signals PG.7. Analog Inputs PG.4. Analog Outputs PG.5.

XIO2213ZAY REFERENCE DESIGN

H-LCD700 Service Manual

LO_TX LO_TX MIXER_OUT MIXER_OUT VCC5V VCC5V VCC3V3 VCC3V3 VCC5V_TX VCC5V_TX VCC5V VCC5V VCC12V_TX VCC12V_TX VCC3V3 VCC3V3 AGND

A[0..14] A[0..15] D[0..7] A[0..15] D[0..7] D[0..7] R/W I/O Phi0 MAP R/W R/W. I/O Phi0 MAP. Phi0 MAP. ROMDIS Phi2. ROMDIS Phi2. Id: 1/

ALEX +12VBUS PTC 1A J17 PTT U1B. 126 IO_VB1N1_14/DIFFIO_L10p/FLASH_nCE/nCSO FLAGB NCS0 SLWR. IO_VB1N1_9/DIFFIO_L7p/DQS2L/CQ3L/CDPCLK0 RUP3

Channel V/F Converter

SCHEMATIC REV. DRAWING NO RELAY CONTROL CHART A A DE N V C L O REVISIONS

University of British Columbia Physics & Astronomy Department Scuba2 Project 6224 Agricultural Road Vancouver BC V6T 1Z1 Canada

#1 10P/DIL NORTH #3 #3 #3 #3 #3 #3 #3 #3 R198 RES0603 RES0603 DNP DNP DNP RES0603 RES0603 RES SDI_N 3-SDO_N 3-ALERT_N 3-CS_N 3-SCLK_N 3-CONV_N

P50V +IN 4 -VS AD8065AR. Cap Semi SH_CLEAR. C19 Cap Semi 0.1uF R210. Res3 15K, 1% P50V U VS -IN P50V. Vout +IN -VS AD8065AR SUB_TO_ADC

Auxiliary Sensors Module

Reference Schematic for LAN9252-SPI/SQI+GPIO16 Mode

PCB NO. DM205A SOM-128-EX VER:0.6

NOTE: please place R8 close to J1

Spectech. ST400 Scintillation Processor. Operating Manual

Grabber. Technical Manual

Revisions. 2 Notes. 4 FXLC95000CL / MCU Circuit 5 Power and Battery Charger Circuit. KITFXLC95000EVM Drawn by:

KEIm Baseboard. PAGE DESCRIPTION 1 Block Diagram, History 2 SoM Connector. 3 LCD Connector. 4 Ethernet. 5 UART 6 Analog 7 Peripheral 8 Power

NV11,4Mx16 DDR, RGB, INTERNAL DVI-I, AGP.

HIgh Voltage chip Analysis Circuit (HIVAC)

2.5V 1.2V / 1.5V CORE 3.3V I/O MOUNTING HOLES GROUND TESTPOINTS +5.0V DC IN. SoC Solutions FB2 R K C12 15 PF FERRITE_BEAD C14 C C13 2.

B1 AC V+ J2 120V J5V AC_HI -V_RLY A_ON +V DGND A_ON2 J1 230V uF/25V AC_LO J3 120V AC V- 2KPB06M DW G-S-290 R1 499R TE ND J ON

SCHEMATIC AD9265 EVALUATION BOARD REV. DRAWING NO. 02_A03421 RELAY CONTROL CHART A A DE N V C L O REVISIONS JUMPER TABLE S.

Transcription:

STTTW STTLKW POW[:0] PTW[:0] SYNHW PLKW Sheet_ STTTS STTLKS POS[:0] PTS[:0] SYNHS PLKS Sheet_ Spareates PLKS SYNHS PTS[:0] POS[:0] STTLKS STTTS MLKS MTS Sheet_ PLKW PLKS SYNHW SYNHS PTW[:0] PTS[:0] POW[:0] POS[:0] Sheet_ MLKS STTLKW MLKW MLKS STTLKS MTS STTTW MTW MTS STTTS PRQ[:0] PK[:0] T MMS IOS PIRQ[:0] L[:] S[:0] S[:0] SMMR SMMW SMMR SMMW PK[:0] PK[:0] L[:] S[:0] S[:0] L[:] S[:0] S[:0] SMMR SMMW IF_ntl RSTS MMR RSTS RSTS MMW RSTW RSTW RSTW IS_&_PWR_IF MMR N MMR MMW SH MMW PRQ[:0] PRQ[:0] N L N T_IF SH T SH T USLK L L PIRQ[:0] FRMSYNH XTRST XTRST RSTRV PIRQ[:0] USLK USLK RSTRV RSTRV MMS IOS FRMSYNH MMS IOS FRMSYNH MLKW MTW MLKW MTW PLKW SYNHW PTW[:0] POW[:0] STTLKW STTTW XTRST TU Interface oard Schematic Size ocument Number Rev 0-000.0 0. ate: Monday, ecember, 00 Sheet of

PIRQ[:0] T ONX S[:0] N S[:0] L[:] IRQ IRQ IRQ J PIRQ0 PIRQ PIRQ S J RSTRV S S S 0 0 S SH L S L S L S0 XTRST J PK0 S PK IS_ S S NOT: xternal Reset reuses the +V pin L ONX S of the P0 connector. It is jumped to S 0 0 J the push-button reset on the PU card. S0 PRQ[:0] Place one 0uF cap next to connector, 0UF V 0UF V and one on other side TU Interface oard Schematic - IS & Pwr onnectors J -M board Size ocument Number Rev 0-000.0 see Sh. ONX PRQ0 PRQ K RQ K RQ 0 0 PK[:0] L0 L L L S S S0 S S S S S MMR MMW IOS MMS S S S S S S S S S S0 S S S S 0 0 J IS_ 0 0 NOT: Power, received on this board (V), is routed to the Motherboard via the P-0 connector. SMMW SMMR USLK ate: Monday, ecember, 00 Sheet of

pattern R0 0 implemented.0m N J U0 U0 0 HWRSTL R ON 0.uF.K J ON0 J TST onnector if it fits... not needed if FP TP TK TO TI TMS ON Xilinx oundary Scan/onfig Tool R 0.0K 0 0 0 0 0 0 0 0 00 0 0 0 0 Y N RSTS 0.uF PLKS SLK 0 PTS0 N OUT SYNHS 0 PTS[:0] PTS PTS OSILLTOR -.MHz 0 PTS 0 MTS MLKS STTLKS PIRQ0 U STTTS PIRQ[:0] 0 0 POS[:0] POS0 PIRQ XS0-PQ0I POS PIRQ 0 POS 0 PRQ[:0] PRQ0 POS PRQ PK0 FRMSYNH PK[:0] PK RSTW 0 0 L PLKW SH SYNHW 0 PTW0 0 PTW[:0] PTW PTW PTW MMR POW0 POW[:0] POW SMMR MMW 0 POW 0 POW T USLK 0 0 MLKW S MTW S S0 STTTW S STTLKW R R R S S - do not populate - do not populate - do not populate S 0 0 MMS S 0 0 IOS SMMW 0 0 S[:0] 0 0 0 0 RSTRV 0 0 0 ecouple PQ0 0PF - do not populate 0PF - do not populate 0PF - do not populate 0 Termination option for P0 bus J0 Locate near net destination at U Master Serial Mode: MO pin connects directly to ground - Jumper should be installed for JP 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 00 0 0 0 0 configuration from tmel PROM S0 S S S S S S S 0 S S ON0 S S S S S S0 S 0.uF 0V 0.uF 0V 0.uF 0V 0.uF 0V S S0 S S S S R R R S R.K.K.K S 00 S S TP TP S 0.uF 0V 0.uF 0V 0.uF 0V 0.uF 0V S[:0] N L L U L L0 T 0 TP L LK L RST_O N L O L[:] SRN PRORM RY 0 0.uF 0V 0.uF 0V 0.uF 0V 0.uF 0V WP TML PROM onfiguration Option - WP 0 also generates the RST signal N (RY) used for programming TLVPL 0.uF 0V ON INIT LK IN TU Interface oard Schematic - ontrol 0.uF 0V 0.uF 0V 0.uF 0V 0 0.uF 0V Size ocument Number Rev 0-000.0 see Sh. Monday, ecember, 00 ate: Sheet of

POSN0 R 0K U POS0 POS[:0] PTS[:0] R 0 U R PTSP0 PTS0 Y POSN[:0] K U R PTSN0 MLKSP MLKS Y R 0 R 0 MLKSN PTSP PTS Z Y R PTSN R 0 R U Y 0 PTSP 0 PTS Z Y R 0K R PTSN POSN POS MLKWP MLKW Y 0 R 0 R0 0 MLKWN PTSP PTS Z PTSN Y R R PTSN[:0] Y R 0 Z K PTSP[:0] M M U R 0K POSN POS onnect pins & to the ground plane using external layer vias MTS RSTS U 00 U R 0 R MTSN RSTSN PLKSP PLKSN SYNHSP SYNHSN R 0 R0 0 R 0 R 0 0 U Y Y Y Y PLKS SYNHS POSN R K R 0K R K U POS 00 M U onnect pins,, & to the ground or power planes using external layer vias STTLKSN R 0K U 0 STTLKS MTW MTWN R PTW[:0] R 0 R0 0 U PTWP0 PTW0 Y K 00 PTWN0 R 0 R 0 U PTWP PTW Y PTWN RSTW 0 RSTWN R 0 R UF 0 R PTWP 0 PTW Y R 0K PTWN STTTSN STTTS 00 R 0 R 0 PTWP PTW Y PTWN R0 PTWN[:0] R 0 K R PTWP[:0] 0K U FRMSYNH FRSYNHN U POW[:0] R R 0K POWN0 POW0 0 R POWN[:0] K R 0 U PLKWP Y PLKW PLKWN R 0 J U Y PLKSP R 0K 0 R POW 0 POWN RSTSN PLKSShield SYNHWP 0 PLKSN Y SYNHW SYNHWN STTTSN SYNHSP R 0 R0 SYNHSShield MTSN Y K SYNHSN STTLKSN PTSP0 MLKSP PTS0Shield Mlk0Shield PTSN0 MLKSN PTSP POSN[:0] POSN PTSShield M U POSN0 PTSN R 0K POSN PTSP POWN POW POSN PTSShield PTSN onnect pins,, & to the ground or power planes using external layer vias PTSP R PTSShield K 0 PTSN 0 ResetRtn PTSN[:0] 0 FrameSynRtn PTSP[:0] PLKWP 0 XTRSTN PLKWShield FRSYNHN PLKWN U SYNHWP R 0K SYNHWShield ssign W = amera 0; S = amera POWN POW SYNHWN RSTWN PTWP0 PTW0Shield STTTWN R PTWN0 0 PTWP MTWN K STTLKWN PTWShield PTWN MLKWP PTWP PTWShield MLKWN PTWN POWN[:0] U PTWP POWN0 R 0K PTWShield POWN STTLKWN 0 STTLKW PTWN 0 POWN 0 POWN N R R 00 XTRSTN XTRST PTWP[:0] K M PTWN[:0] 0 xternal Reset 0.uF 0V 0.uF 0V 0.uF 0V 0.uF 0V 0. uf onnection to P/0 N PU ard UF R 0K STTTWN STTTW M NOT: river signal shields are connected to chassis ground; receiver signal shields are unterminated R K Signals received withxx must be "reinverted" in the FP. amera (T signals);. JPL computer (Framesynch);. Telemetry Unit (XTRST) 0.uF 0V 0.uF 0V 0.uF 0V 0.uF 0V 0.uF 0V TU Interface oard Schematic - T Interface Size ocument Number Rev 0-000.0 see Sh. Monday, ecember, 00 ate: Sheet of

JV U0 JV U 0 JV U 00 JV U0 JV U 0 JV UF 00 U JV U0 JV 0 0 JV0 U0F JV U 0 0 UF JV 0 Jump spare inputs to ground on component side, with a set of vias (so that etch can later be cut/jumped TU Interface oard Schematic - Spares Size ocument Number Rev 0-000.0 see Sh. ate: Monday, ecember, 00 Sheet of