UT54ACS164/UT54ACTS164 8-Bit Shift Registers January, 2018 Datasheet

Similar documents
UT54ACS164E/UT54ACTS164E 8-Bit Shift Registers January, 2018 Datasheet

Standard Products UT54ACS273/UT54ACTS273 Octal D-Flip-Flops with Clear. Datasheet December 16, 2011

Standard Products UT54ACS74/UT54ACTS74 Dual D Flip-Flops with Clear & Preset. Datasheet November 2010

Standard Products UT54ACS190/UT54ACTS190 Synchronous 4-Bit Up-Down BCD Counters. Datasheet November

Standard Products UT54ACS109/UT54ACTS109 Dual J-K Flip-Flops. Datasheet November 2010

UT54ACTS74E Dual D Flip-Flops with Clear & Preset July, 2013 Datasheet

Standard Products UT54ACS153/UT54ACTS153 Dual 4 to 1 Multiplexers. Datasheet November 2010

Standard Products UT54ACS139/UT54ACTS139 Dual 2-Line to 4-Line Decoders/Demultiplexers. Datasheet November 2010

UT54ALVC2525 Clock Driver 1 to 8 Minimum Skew Data Sheet February 2016

UT54ACTQ16374 RadHard CMOS 16-bit D Flip-Flop TTL Inputs, and Three-State Outputs Datasheet

UT54ACS2S99S Dual, Sequential, ManyGate Configurable Logic Gate Datasheet May 2016 The most important thing we build is trust

Datasheet. Standard Products ACT Channel Analog Multiplexer Module Radiation Tolerant

Datasheet. Standard Products ACT Channel Analog Multiplexer Module Radiation Tolerant & ESD Protected

NTE74HC109 Integrated Circuit TTL High Speed CMOS, Dual J K Positive Edge Triggered Flip Flop w/set & Reset

INTEGRATED CIRCUITS. 74LV273 Octal D-type flip-flop with reset; positive-edge trigger. Product specification 1997 Apr 07 IC24 Data Handbook

INTEGRATED CIRCUITS. 74LV stage binary ripple counter. Product specification 1998 Jun 23 IC24 Data Handbook

RadHard-by-Design Analog RHD8544

74HC General description. 2. Features. Octal D-type flip-flop; positive-edge trigger; 3-state; inverting

NTE74HC165 Integrated Circuit TTL High Speed CMOS, 8 Bit Parallel In/Serial Out Shift Register

MM74HC164 8-Bit Serial-in/Parallel-out Shift Register

UT8CR512K32 16 Megabit SRAM Data Sheet September

54AC174/54ACT174 Hex D Flip-Flop with Master Reset

NTE4035B Integrated Circuit CMOS, 4 Bit Parallel In/Parallel Out Shift Register

ORDERING INFORMATION T A PACKAGE ORDERABLE PARTNUMBER. SOIC - D -40 to 85 SOP NS Reel of 2000 MC74HC164NSR HC164

UNISONIC TECHNOLOGIES CO., LTD U74HC164

onlinecomponents.com

Dual D Flip-Flop with Set and Reset High-Speed Silicon-Gate CMOS

NTE74HC299 Integrated Circuit TTL High Speed CMOS, 8 Bit Universal Shift Register with 3 State Output

74LV393 Dual 4-bit binary ripple counter

NTE74HC173 Integrated Circuit TTL High Speed CMOS, 4 Bit D Type Flip Flop with 3 State Outputs

74HC General description. 2. Features. 3-to-8 line decoder, demultiplexer with address latches; inverting

74LVC374 Octal D-type flip-flop; positive edge-trigger (3-State) INTEGRATED CIRCUITS

74LV374 Octal D-type flip-flop; positive edge-trigger (3-State) INTEGRATED CIRCUITS

INTEGRATED CIRCUITS. 74LV688 8-bit magnitude comparator. Product specification Supersedes data of 1997 May 15 IC24 Data Handbook.

The 74HC21 provide the 4-input AND function.

ORGANIZATION AND APPLICATION The MUX8532 consists of two independent 16 channel multiplexers arranged as shown in the block diagram.

CD4027BC Dual J-K Master/Slave Flip-Flop with Set and Reset

INTEGRATED CIRCUITS. 74LV00 Quad 2-input NAND gate. Product specification Supersedes data of 1998 Apr 13 IC24 Data Handbook.

MM54HC194 MM74HC194 4-Bit Bidirectional Universal Shift Register

74LVC574A Octal D-type flip-flop with 5-volt tolerant inputs/outputs; positive edge-trigger (3-State)

74LV74 Dual D-type flip-flop with set and reset; positive-edge trigger

74HC164; 74HCT bit serial-in, parallel-out shift register

HEF4028B. 1. General description. 2. Features. 3. Applications. 4. Ordering information. BCD to decimal decoder

54AC32 Quad 2-Input OR Gate

MM74HC74A Dual D-Type Flip-Flop with Preset and Clear

8-bit binary counter with output register; 3-state

CD74HC195. High Speed CMOS Logic 4-Bit Parallel Access Register. Features. Description. Ordering Information. PInout. [ /Title (CD74 HC195 ) /Subject

CD4013BC Dual D-Type Flip-Flop

74LS195 SN74LS195AD LOW POWER SCHOTTKY

CD4024BC 7-Stage Ripple Carry Binary Counter

HCF4035B 4 STAGE PARALLEL IN/PARALLEL OUT SHIFT REGISTER

MM54HC73 MM74HC73 Dual J-K Flip-Flops with Clear

CD4021BC 8-Stage Static Shift Register

8-bit serial-in/parallel-out shift register

INTEGRATED CIRCUITS. 74LV259 8-bit addressable latch. Product specification Supersedes data of 1997 Jun 06 IC24 Data Handbook.

ORGANIZATION AND APPLICATION The MUX8523 consists of two independent 16 channel multiplexers arranged as shown in the block diagram.

5-stage Johnson decade counter

CD74HC109, CD74HCT109

INTEGRATED CIRCUITS. PCK2002P 533 MHz PCI-X clock buffer. Product data Supersedes data of 2001 May Dec 13. Philips Semiconductors

INTEGRATED CIRCUITS. 74LVC138A 3-to-8 line decoder/demultiplexer; inverting. Product specification 1998 Apr 28

8-channel analog multiplexer/demultiplexer. For operation as a digital multiplexer/demultiplexer, V EE is connected to V SS (typically ground).

54AC258 54ACT258 Quad 2-Input Multiplexer with TRI-STATE Outputs

MM74HC175 Quad D-Type Flip-Flop With Clear

MM54HC175 MM74HC175 Quad D-Type Flip-Flop With Clear

Standard Products ACT Channel Analog Multiplexer Module Radiation Tolerant & ESD Protected

The 74LV08 provides a quad 2-input AND function.

CD54/74HC164, CD54/74HCT164

INTEGRATED CIRCUITS. 74F521 8-bit identity comparator. Product specification May 15. IC15 Data Handbook

74HC4040; 74HCT stage binary ripple counter. Each counter stage is a static toggle flip-flop.

SN54HC273, SN74HC273 OCTAL D-TYPE FLIP-FLOPS WITH CLEAR SCLS136B DECEMBER 1982 REVISED MAY 1997

CD4028BC BCD-to-Decimal Decoder

74HC273; 74HCT273. Octal D-type flip-flop with reset; positive-edge trigger

MM74HC175 Quad D-Type Flip-Flop With Clear

74ACT825 8-Bit D-Type Flip-Flop

5.0 V 256 K 16 CMOS SRAM

74HC1G02; 74HCT1G02. The standard output currents are half those of the 74HC02 and 74HCT02.

3.3 V 256 K 16 CMOS SRAM

Standard Products ACT Channel Analog Multiplexer Module Radiation Tolerant & ESD Protected

Hex inverting Schmitt trigger with 5 V tolerant input

4-bit magnitude comparator

Features Y Wide supply voltage range 3 0V to 15V. Y High noise immunity 0 45 VDD (typ ) Y Low power TTL fan out of 2 driving 74L

Temperature range Name Description Version XC7SET32GW 40 C to +125 C TSSOP5 plastic thin shrink small outline package; 5 leads; body width 1.

74HC1G86; 74HCT1G86. 2-input EXCLUSIVE-OR gate. The standard output currents are half those of the 74HC/HCT86.

INTEGRATED CIRCUITS. 74F154 1-of-16 decoder/demultiplexer. Product specification Jan 08. IC15 Data Handbook

3.3 V 16-bit edge-triggered D-type flip-flop with 30 Ω termination resistors; 3-state

Temperature range Name Description Version 74LVC74AD 40 C to +125 C SO14 plastic small outline package; 14 leads;

2-input EXCLUSIVE-OR gate

14-stage binary ripple counter

CD74HC165, CD74HCT165

74AC00, 74ACT00 Quad 2-Input NAND Gate

54AC 74AC11 Triple 3-Input AND Gate

CD74HC93, CD74HCT93. High Speed CMOS Logic 4-Bit Binary Ripple Counter. Description. Features. Pinout. Ordering Information

April 2004 AS7C3256A

74LVC823A-Q General description. 2. Features and benefits

74HC1GU04GV. 1. General description. 2. Features. 3. Ordering information. Marking. 5. Functional diagram. Inverter

74LVC823A 9-bit D-type flip-flop with 5-volt tolerant inputs/outputs; positive-edge trigger (3-State)

CD4013BM CD4013BC Dual D Flip-Flop

74AVC16374-Q General description. 2. Features and benefits. 16-bit edge triggered D-type flip-flop; 3.6 V tolerant; 3-state

NTE74176 Integrated Circuit TTL 35Mhz Presettable Decade Counter/Latch

74ALVC bit dual supply translating transciever; 3-state. This device can be used as two 8-bit transceivers or one 16-bit transceiver.

Transcription:

UT54AS164/UT54ATS164 8-Bit Shift egisters January, 2018 Datasheet The most important thing we build is trust FEATUES AND-gated (enable/disable) serial inputs Fully buffered clock and serial inputs Direct clear MOS (ATS) and 0.6 H MOS (AS) - Latchup immune High speed Low power consumption Single 5 volt supply Available QML Q or V processes Flexible package - 14-pin DIP (ATS only) - 14-lead flatpack UT54AS164 - SMD 5962-96556 UT54ATS164 - SMD 5962-96557 DESIPTION The UT54AS164 and the UT54ATS164 are 8-bit shift registers which feature AND-gated serial inputs and an asynchronous clear. The gated serial inputs (A and B) permit complete control over incoming data. A low at either input inhibits entry of new data and resets the first flip-flop to the low level at the next clock pulse. A high-level at both serial inputs sets the first flip-flop to the high level at the next clock pulse. Data at the serial inputs may be changed while the clock is high or low, providing the minimum setup time requirements are met. locking occurs on the low-to-high-level transition of the clock input. The devices are characterized over full military temperature range of -55 to +125. FUNTION TABLE INPUTS OUTPUTS L LK A B Q A Q B... Q H L X X X L L... L H L X X Q A0 Q B0... Q H0 H H H H Q An... Q Gn H L X L Q An...Q Gn H X L L Q An...Q Gn PINOUTS A B Q A Q B Q Q D V SS LOGI SYMBOL (9) L (8) LK (1) A (2) B A B Q A Q B Q Q D V SS 14-Pin DIP Top View 1 2 3 4 5 6 7 14 13 12 11 10 9 8 V DD Q H Q G Q F Q E L LK 14-Lead Flatpack Top View 1 2 3 4 5 6 7 1/ & 14 13 12 11 10 9 8 SG8 1D (3) (4) (5) (6) (10) (11) (12) (13) V DD Q H Q G Q F Q E L LK Q A Q B Q Q D Q E Q F Q G Q H Notes: 1. Q A0, Q B0, Q H0 = the level of Q A, Q B or Q H, respectively, before the indicated steadystate input conditions were established. 2. Q An and Q Gn = the level of Q A or Q G before the most recent transition of the clock; indicates a one-bit shift. Note: 1. Logic symbol in accordance with ANSI/IEEE Std 91-1984 and IE Publication 617-12. 1 obham Semiconductor Solutions

LOGI DIAGAM L (9) (8) LK (1) SEIAL A B (2) K K K K K K K K S S S S S S S S (3) (4) (5) (6) (10) (11) (12) (13) Q A Q B Q Q D Q E Q F Q G Q H 2 obham Semiconductor Solutions

OPEATIONAL ENVIONMENT 1 PAAMETE LIMIT UNITS Total Dose 1.0E6 (ATS) 500K (AS) rads(si) SEU Threshold 2 80 MeV-cm 2 /mg SEL Threshold 120 MeV-cm 2 /mg Neutron Fluence 1.0E14 n/cm 2 Notes: 1. Logic will not latchup during radiation exposure within the limits defined in the table. 2. Device storage elements are immune to SEU affects. ABSOLUTE MAXIMUM ATINGS SYMBOL PAAMETE LIMIT UNITS V DD Supply voltage -0.3 to 7.0 V V I/O Voltage any pin -.3 to V DD +.3 V T STG Storage Temperature range -65 to +150 T J Maximum junction temperature +175 T LS Lead temperature (soldering 5 seconds) +300 J Thermal resistance junction to case 15.0 /W I I D input current 10 ma P D Maximum power dissipation 1 W Note: 1. Stresses outside the listed absolute maximum ratings may cause permanent damage to the device. This is a stress rating only, functional operation of the device at these or any other conditions beyond limits indicated in the operational sections is not recommended. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. EOMMENDED OPEATING ONDITIONS SYMBOL PAAMETE LIMIT UNITS V DD Supply voltage 4.5 to 5.5 V V IN Input voltage any pin 0 to V DD V T Temperature range -55 to + 125 3 obham Semiconductor Solutions

D ELETIAL HAATEISTIS 7 (V DD = 5.0V 10%; V SS = 0V 6, -55 < T < +125 ); Unless otherwise noted, Tc is per the temperature range ordered. SYMBOL PAAMETE ONDITION MIN MAX UNIT V IL Low-level input voltage 1 ATS AS V IH High-level input voltage 1 ATS AS 0.8 V.3V DD.5V DD V.7V DD I IN Input leakage current ATS/AS V IN = V DD or V SS -1 1 A V OL Low-level output voltage 3 ATS AS I OL = 8.0mA I OL = 100 A 0.40 0.25 V V OH High-level output voltage 3 ATS AS I OH = -8.0mA I OH = -100 A.7V DD V DD - 0.25 V I OS Short-circuit output current 2,4 ATS/AS V O = V DD and V SS -200 200 ma I OL Output current 10 (Sink) V IN = V DD or V SS V OL = 0.4V 8 ma I OH Output current 10 (Source) V IN = V DD or V SS V OH = V DD - 0.4V -8 ma P total Power dissipation 2, 8, 9 L = 50pF 1.9 mw/ MHz I DDQ Quiescent Pre-ad Supply Post-ad urrent Device Type 01 I DDQ Quiescent Supply urrent Delta ATS V IN = V DD or V SS V DD = V DD MAX For input under test V IN = V DD - 2.1V For all other inputs V IN = V DD or V SS V DD = 5.5V 10 50 A 1.6 ma IN Input capacitance 5 = 1MHz @ 0V 15 pf OUT Output capacitance 5 = 1MHz @ 0V 15 pf 4 obham Semiconductor Solutions

Notes: 1. Functional tests are conducted in accordance with MIL-STD-883 with the following input test conditions: V IH = V IH (min) + 20%, - 0%; V IL = V IL (max) + 0%, - 50%, as specified herein, for TTL, MOS, or Schmitt compatible inputs. Devices may be tested using any input voltage within the above specified range, but are guaranteed to V IH (min) and V IL (max). 2. Supplied as a design limit but not guaranteed or tested. 3. Per MIL-PF-38535, for current density 5.0E5 amps/cm 2, the maximum product of load capacitance (per output buffer) times frequency should not exceed 3,765 pf/ MHz. 4. Not more than one output may be shorted at a time for maximum duration of one second. 5. apacitance measured for initial qualification and when design changes may affect the value. apacitance is measured between the designated terminal and V SS at frequency of 1MHz and a signal amplitude of 50mV rms maximum. 6. Maximum allowable relative shift equals 50mV. 7. Device type 01 is only offered with a TID tolerance guarantee of 1E6 rads(si) (ATS only), 1E5 rads(si), 3E5 rads(si), and 5E5 rads(si), and is tested in accordance with MIL-STD-883 Test Method 1019 ondition A. 8. Power does not include power contribution of any TTL output sink current 9. Power dissipation specified per switching output. 10. This value is guaranteed based on characterization data, but not tested. 5 obham Semiconductor Solutions

A ELETIAL HAATEISTIS 2 (V DD = 5.0V 10%; V SS = 0V 1, -55 < T < +125 ); Unless otherwise noted, Tc is per the temperature range ordered. SYMBOL PAAMETE MINIMUM MAXIMUM UNIT t PHL LK to Qn 4 21 ns t PLH LK to Qn 2 18 ns t PHL L to Qn 5 21 ns f MAX Maximum clock frequency 83 MHz t SU1 L inactive Setup time before LK 4 ns t SU2 Data setup time before LK 4 ns t H 3 Data hold time after LK 2 ns t W Minimum pulse width L low LK high LK low 6 ns Notes: 1. Maximum allowable relative shift equals 50mV. 2. Device type 01 is only offered with a TID tolerance guarantee of 1E6 rads(si) (ATS only), 1E5 rads(si), 3E5 rads(si), and 5E5 rads(si), and is tested in accordance with MIL-STD-883 Test Method 1019 ondition A. 3. Based on characterization, hold time (t H ) of 0ns can be assumed if data setup time (t SU2 ) is >10ns. This is guaranteed, but not tested. 6 obham Semiconductor Solutions

7 obham Semiconductor Solutions

PAKAGING Side-Brazed Packages 8 obham Semiconductor Solutions

FLATPAK PAKAGES 9 obham Semiconductor Solutions

UT54AS164/UT54ATS164: SMD 5962 * ***** ** * * * Lead Finish: (Notes 1 & 2) A = Solder = Gold X = Optional Package Type: X = 14-lead ceramic bottom-brazed dual-in-line Flatpack = 14-lead ceramic side-brazed dip lass Designator: Q = QML lass Q V = QML lass V Device Type: 01 = 50 to 300 rads(si)/sec Drawing Number: 96556 = UT54AS164 96557 = UT54ATS164 Total Dose: (Notes 3 & 4) = 1E5 rads(si) F = 3E5 rads(si) G = 5E5 rads(si) H = 1E6 rads(si) (ATS only) Notes: 1. Lead finish (A,, or X) must be specified. 2. If an X is specified when ordering, part marking will match the lead finish and will be either A (solder) or (gold). 3. Total dose radiation must be specified when ordering. QML Q and QML V not available without radiation hardening. For prototype inquiries, contact factory. 4. Device type 01 is only offered with a TID tolerance guarantee of 1E6 rads(si) (ATS only), 1E5 rads(si), 3E5 rads(si), and 5E5 rads(si), and is tested in accordance with MIL-STD-883 Test Method 1019 ondition A. 10 obham Semiconductor Solutions

Aeroflex olorado Springs - Datasheet Definition Advanced Datasheet - Product In Development Preliminary Datasheet - Shipping Prototype Datasheet - Shipping QML & educed Hi-el The following United States (U.S.) Department of ommerce statement shall be applicable if these commodities, technology, or software are exported from the U.S.: These commodities, technology, or software were exported from the United States in accordnance with the Export Administration egulations. Divsion contrary to the U.S. law is prohibited. obham Semiconductor Solutions 4350 entennial Blvd olorado Springs, O 80907 E: info-ams@aeroflex.com T: 800 645 8862 Aeroflex olorado Springs Inc., dba obham Semiconductor Solutions, reserves the right to make changes to any products and services described herein at any time without notice. onsult Aeroflex or an authorized sales representative to verify that the information in this data sheet is current before using this product. Aeroflex does not assume any responsibility or liability arising out of the application or use of any product or service described herein, except as expressly agreed to in writing by Aeroflex; nor does the purchase, lease, or use of a product or service from Aeroflex convey a license under any patent rights, copyrights, trademark rights, or any other of the intellectual rights of Aeroflex or of third parties. 11 obham Semiconductor Solutions

DATA SHEET EVISION HISTOY evision Date Description of hange 10-17 Page 4 edited IDDQ Applied new obham Data Sheet template to the document. Author 1-18 Updates to reflect current SMD T T 12 obham Semiconductor Solutions