XO2 DPHY RX Resistor Networks

Similar documents
CP2102 TESTAMATIC SYSTEMS POWER 5V TO 3.3V SECTION PINOUT CHECK DECOUPLING CAPACITORS. Btype USB connector TSPL_PPS_1 2.2

B0549-SCH-01 RD VEGA STDP4028 (DVI to DPTx) Reference Design PCB# Revision History

CAN 1 CAN 2. CoiNel Technology Solutions LLP GND GND GND GND GND GND J1 JUMPER J2 JUMPER. 100nF. 100nF R2 120 R1 120 VDD 3 CAN1_H CAN2_H

8V Title SCHEMATIC, 8V89317EVB REV A. Date: Friday, June 14, Power Supply. XTAL Interface. 12.8MHz TCXO/OCXO LED Status IN1 OUT1

Design Overview. Page 2 Power,Flash,SDcard User switch,reset switch. Page 3 Ethernet. Page 4 Audio. Page 5 USB. Page 6 JTAG,BOOTSW,LED,Header

Revisions. TRK-KEA128 Drawn by: Nov Original Release A. INZUNZA

CONTENTS: REVISION HISTORY: NOTES:

LED POWER STAGE1 NOT_EN LED+ PWM LED- 12V. LED Power Stage LED POWER STAGE2 NOT_EN LED+ PWM LED- 12V. LED Power Stage LED POWER STAGE3 NOT_EN LED+ PWM

ISA INTERFACE & POWER SELECTION Size Document Number Rev Custom. XR82C684 EVAL BOARD 1.2 Date: Monday, August 13, 2007 DO NOT INSTALL CON_AT62B

HF SuperPacker Pro 100W Amp Version 3

A Power, JTAG, LEDs FPGA_TCK FPGA_TDO FPGA_TMS FPGA_TRST FPGA_TDI nanofip_misc.sch

AS1117M3 or LM1117MPX-ADJ ADJ. C20 0.1uF + C56. + C57 10uF. 10 uf R K 1% R18 GND 10.0K 1%

5V_EXT J3-1 J3-1 5CSX_4A_IO39 5CSX_4A_IO37 5CSX_4A_IO40 UART0_CTS 5CSX_4A_IO32 UART0_RTS 5CSX_4A_IO29. 5CSX_IOp0 5CSX_IOn0. 5CSX_IOp1 5CSX_IOn1

Renesas Starter Kit for RL78/G13 CPU Board Schematics

Realtek Semiconductor Corp. Title RTL8213(M)_FHG_V1.0

LO_TX LO_TX MIXER_OUT MIXER_OUT VCC5V VCC5V VCC3V3 VCC3V3 VCC5V_TX VCC5V_TX VCC5V VCC5V VCC12V_TX VCC12V_TX VCC3V3 VCC3V3 AGND

Generated by Foxit PDF Creator Foxit Software For evaluation only.

PCIextend 174 User s Manual

A_SYNCOUT1_P A_SYNCOUT1_N A_SYNCOUT2_P A_SYNCOUT2_N A_SYNCOUT3_P A_SYNCOUT3_N

Reference Schematic for LAN9252-SPI/SQI+GPIO16 Mode

2 Notes 3 MC9S08LG32CLK 4 Touch Sensors 1 5 Touch Sensors 2 6 Power 7 OSBDM 8 USB COM

Revisions. TWR-MEM Drawn by: Convert into FSL template 9/8/09

Quickfilter Development Board, QF4A512 - DK

CLKOUT CLKOUT VCC CLKOUT RESOUT OSCOUT ALE TEST AD0 66 AD2 INT0 INT0 AD INT1 AD INT2/INTA0 AD5 AD7 AD7 INT AD8 AD8 AD10

DO NOT POPULATE FOR 721A-B ASSY TYPE

MSP430F16x Processor

Power supply, reset circuit, reference voltage and power indicator. Analogue and digital inputs with options for FET outputs

FREEDOM KE02Z. 1 Title 2 Block Diagram 3 KE02Z MCU. 4 OpenSDA INTERFACE. 5 I/O Headers and Power Supply. Initial Draft 02/01/13

AD2_BUSY AD2_DIN AD2_DOUT AD2_/CS AD1_/CS AD1_DOUT AD1_DIN AD_SCLK AD_CCLK AD_OSC_EN AD1_BUSY AD_CONVERT GNDIO - P115

KEIm Baseboard. PAGE DESCRIPTION 1 Block Diagram, History 2 SoM Connector. 3 LCD Connector. 4 Ethernet. 5 UART 6 Analog 7 Peripheral 8 Power

LED_POWER_STAGE1 PWM GND ADJ LED- -12V R2 RA. LED Power Stage LED_POWER_STAGE2 PWM GND ADJ LED- -12V R4 RB. LED Power Stage LED_POWER_STAGE3

Block Diagram. Level Translators USB ICSP. Ethernet PoE. Atmega 32U4. 16MHz. User button Reset 32U4. Headers. Reset. Wi-Fi Module. Leds.

RSC CHIP VDD P05 P03 P01 P04 VDD GND PWM0 AVDD VDD AVDD P0-2 P0-5 P0-1 P0-6 P0-4 P0.3 GND P00. Y1 3.58MHz P00 P01 AGND P01 P00 P02 P02 P07 P0-0 P0-7

PTN3356 Evaluation and Applicaiton Board Rev. 0.10

COVER PAGE, TOP 04 ~ 05 VGA, LED, 7SEGMENT

Reference Schematic for LAN9252-HBI-Multiplexed Mode

Desired Part Placement. Max current set to 3A (motor Drive is 2.5A) SCI-DRV8814-MVK Mike Claassen B1 Dawn Ritz 40V. VDC_In GND. Board Test Points TP1

ENGR4300 Fall 2005 Test 3S. Name solution. Section. Question 1 (25 points) Question 2 (25 points) Question 3 (25 points) Question 4 (25 points)

Channel V/F Converter

For max 243 R2OUT is low when R2IN is disconnected enabling the MAX 489 (RS-485) This will not work if MAX232 is used!

SVS 5V & 3V. isplsi_2032lv

Block Diagram SGTL5000 PG. 3. Power PG. 8. Communication PG.6. I2S Signals PG.7. Analog Inputs PG.4. Analog Outputs PG.5.

AN-1080 APPLICATION NOTE

Revisions. 2 Notes. 4 FXLC95000CL / MCU Circuit 5 Power and Battery Charger Circuit. KITFXLC95000EVM Drawn by:

DB30 Top Level DB30 - Daughter Board Spartan3

Intel Edison. 7V to 15V Brick Power Supply. 4.4V power supply and battery recharger UART 1 USB 0TG. EDISON BREAKOUT BOARD Title Title page

AS1117M3 or LM1117MPX-ADJ REG_VDD ADJ. C20 0.1uF U6. + C57 10uF R K 1% GND 3.92K 1%

Revisions. TWR-LCD-RGB Drawn by: Initial Release 15-JUL-11

REVISION HISTORY DESCRIPTION INITIAL SCHEMATIC AIY REMOVED ANALOG SWITCHES CHANGED FEEDBACK

institution: University of Hawaii at Manoa

+12V R16 100K +12V R17 100K R19 R18 100K 100K AVPP BVPP C21. C20 0.1uF. 0.1uF NOTES:

AXM88180-EVB-RTL8211E-1 SMDK2440 Demo Board Schematic Index

RTL8211DG-VB/8211EG-VB Schematic

YROTATE-IT-RX23T YROTATE-IT-RX23T_3-10.SCH YROTATE-IT-RX23T YROTATE-IT-RX23T_9-10.SCH. Date APR, 29, 2015 Sheet.0 OF

ALEX +12VBUS PTC 1A J17 PTT U1B. 126 IO_VB1N1_14/DIFFIO_L10p/FLASH_nCE/nCSO FLAGB NCS0 SLWR. IO_VB1N1_9/DIFFIO_L7p/DQS2L/CQ3L/CDPCLK0 RUP3

VCC 21 VCC 52 AVCC PF0(ADC0) 60 PF1(ADC1) 59 PF2(ADC2) 58 PF3(ADC3) 57 PF4(ADC4/TCK) 56 PF5(ADC5/TMS) 55 PF6(ADC6/TDO) 54 PF7(ADC7/TDI) SCL TXD

J1B B1 B3 B5 B7 B9 B11 B13 B15 B17 B19 B21 B23 B25 B27 B29 B31 B33 B35 B37 B39 B41 B43 B45 B47 B49 B51 B53 B55 B57 VCC VCC USB_DET

X-USBPD-C-SHIELD. 2 Block Diagram 3 Type-C Connector 4 USB3/USB2 5 PTN5110 PD TCPC 6 Shield Headers 7 PD Source and Sink LS 8 3V3, 5V0, 1V8 Supplies

CD-DET TP5_CS- LCDPWR RFPWR CHPD5 GP05 GP25 RST5 L13 D12 D11 D10 LCD_MISO LCD5_MOSI LCD5_SCK SD5_CS- LCD_MISO LCD5_MOSI LCD5_SCK SD5_CS-

U1-1 R5F72115D160FPV

OTG_FS_VBUS OTG_FS_N OTG_FS_P OTG_FS_ID OTG_FS_OC OTG_FS_PWR OTG_FS_VBUS OTG_FS_N OTG_FS_P OTG_FS_ID OTG_FS_OC OTG_FS_PWR OLLO_SLEEP OLLO_SLEEP

L13X DAUGHTER CARDS TABLE OF CONTENTS REV SL NO. TABLE OF CONTENTS VERSION VERSION HISTORY BLOCK DIAGRAM 4 UART-0 INTERFACE

Host MSP430. dacqs_host_board 12/7/2016 9:26 PM. U1 Value +3V3 AVCC_HOST UART_1_TX UART_1_RX MSP_SCLK UART_2_TX UART_2_RX CUTDOWN_EN MSP_SS

JS3 VDDA PTA7/KBD7. Jmp VSSA PTA6/KBD6 PTA5/KBD5 PTA4/KBD4 PTA3/KBD3 PTA2/KBD2 PTA1/KBD1 33 FP-1 PTA0/KBD0 VSSAD PTC3 VDDAD

FREEDOM KL25Z. 1 Title 2 Block Diagram 3 KL25Z MCU. 4 OpenSDA INTERFACE. 5 I/O Headers and Power Supply. Initial Draft 04/10/12 M.

Headers for all pins sorted by pin no. (unpopulated) TSX-1001 Cortex-M0. Oscillator 44MHz

MT9V128(SOC356) 63IBGA HB DEMO3 Card

VCC 52 VCC 21 AVCC PF0(ADC0) 60 PF1(ADC1) 59 PF2(ADC2) 58 PF3(ADC3) 57 PF4(ADC4/TCK) 56 PF5(ADC5/TMS) 55 PF6(ADC6/TDO) 54 PF7(ADC7/TDI) SCL TXD

nrf52840-mdk V1.0 An Open-Source, Micro Development Kit for IoT Applications using the nrf52840 SoC Revision History Function Description Page Rev.

POWER Size Document Number Rev Date: Friday, December 13, 2002

+12V R17 100K +12V R18 100K R19 100K R20 100K AVPP BVPP. C21 0.1uF. C20 0.1uF NOTES:

T h e C S E T I P r o j e c t

P50V +IN 4 -VS AD8065AR. Cap Semi SH_CLEAR. C19 Cap Semi 0.1uF R210. Res3 15K, 1% P50V U VS -IN P50V. Vout +IN -VS AD8065AR SUB_TO_ADC

Ext C1.01uF. Tone 500K-A. Ext C2 470pF. To LTP. C uF LTP. From R30. Tone. Jmp. Stack R18 47K R R38 470K R21 470K. C17 0.1uF J13.

Georgia Institute of Technology School of Electrical and Computer Engineering. Midterm-1 Exam (Solution)

100K SLQ1 OP2 R207. Future option SLQ2 OP2 R307. Future option

USBF USBF.prj. Title: Section: USBF-01. B Designer: Brian Ashelin Date: COMMUNICATIONS COMMUNICATIONS ADC ADC INPUT VCA 4 PAGE 7 PAGE 1 PAGE 5 PAGE 2

C uF T16 VDD T15 TMS TMS MCU_PORT_VDD T14 TDO TDO T13 JCOMP JCOMP PF3 T12 PF3 T11 VDDE3 5.0V PF4 T10 PF4 PJ5 PJ5 PF6 PF6 PF9 PF9 5.0V 5.

XIO2213ZAY REFERENCE DESIGN

ALEX +12VBUS PTC 1A J17 PTTOUT U1B 3V3 C IO_VB1N1_14/DIFFIO_L10p/FLASH_nCE/nCSO FLAGB NCS0 SLWR RUP3

Grilled it ems are prepared over real mesquit e wood CREATE A COMBO STEAKS. Onion Brewski Sirloin * Our signature USDA Choice 12 oz. Sirloin.

ZCRMZN00100KITG. Crimzon Development Board Kit. Product User Guide. Introduction. Kit Contents. Applying Power to Development Board

NHT Pro. A20 Digital Meter. From Low. Voltage 3 R814. Power 3. Supply. From Left Power Amp. From. Rigjht 2. Amp R810 4.

PCLKS SYNCHS PDATS[3:0] PCODES[3:0] STATCLKS CMDCLKS PCLKW SYNCHW PDATW[3:0] PCODEW[3:0] Sheet_2 CMDCLKS STATCLKW CMDDATW STATDATW PDACK[1:0]

Changed in Rev.3. Title. Revision: Size: A4 Number:

DOCUMENT NUMBER PAGE SECRET

2.5V 1.2V / 1.5V CORE 3.3V I/O MOUNTING HOLES GROUND TESTPOINTS +5.0V DC IN. SoC Solutions FB2 R K C12 15 PF FERRITE_BEAD C14 C C13 2.



01 TITLE PAGE 02 MCU 03 DEBUG INTERFACE 05 POWER BRIDGE 06 MOSFET DRIVERS / VI SENSING XSKEAZ128REFDES

3 Different test points used in design: TPx - Test point pad. TPHx - Through Hole Pad Large (for standard 0.1" header). Also used on IO Matrix (IOMx)

Exam 3--PHYS 102--S14

P a g e 3 6 of R e p o r t P B 4 / 0 9

Evaluates: MAX17681 for Isolated +15V or +12V Output Configuration. MAX17681 Evaluation Kit. General Description. Quick Start.

74HC General description. 2. Features. Octal D-type flip-flop; positive-edge trigger; 3-state; inverting

Using the Vocal Filter

EMA-MB91F467D-LS-208M04

Sheet_Symbol_Overspeed. HA_Vel_Feedback Dec_Vel_Feedback. HA_Overspeed_N Dec_Overspeed_N

176 5 t h Fl oo r. 337 P o ly me r Ma te ri al s

RC, RL, and LCR Circuits

Transcription:

PHY_0_P_RX PHY_0_N_RX [] [] R R LP_0_P_RX HS_0_P_RX HS_0_N_RX LP_0_N_RX PHY_LK0_P_RX PHY_LK0_N_RX PHY_LK_P_RX PHY_LK_N_RX [] [] [] [] R R6 R8 R0 LP_LK0_P_RX HS_LK0_P_RX HS_LK0_N_RX LP_LK0_N_RX LP_LK_P_RX HS_LK_P_RX HS_LK_N_RX LP_LK_N_RX PHY P_RX PHY N_RX PHY P_RX PHY N_RX PHY P_RX PHY N_RX [] [] [] [] [] [] R R R7 R9 R R LP P_RX HS P_RX HS N_RX LP N_RX LP P_RX HS P_RX HS N_RX LP N_RX LP P_RX HS P_RX HS N_RX LP N_RX Place resistor networks as close to ank 0 pins as possible and trace match all diff signals between P and N as well as between pairs LP_* Signals are only needed if you intend on monitoring LP signals from within the FPG. If monitoring LP signals from within the FPG is not needed 00 ohm parallel termination can be used in place of the resistor network for those pairs. It is recommended to use the ohm resistor network on at least the clock lanes and data lane 0 for SI. For SI- 00ohm termination is sufficient for all data and clock lanes in most cases. XO PHY RX Resistor Networks MIPI XO Schematic Example Size ocument Number Rev <oc> ate: Friday, September 0, 0 Sheet of

LP_0_P_TX R HS_0_P_TX R 0 PHY_0_P_TX [7] HS_0_N_TX R 0 R6 PHY_0_N_TX [7] LP_0_N_TX LP_LK0_P_TX LP P_TX R7 R8 HS_LK0_P_TX R9 0 PHY_LK0_P_TX [7] HS P_TX R0 0 PHY P_TX [7] HS_LK0_N_TX LP_LK0_N_TX R 0 R PHY_LK0_N_TX [7] HS N_TX LP N_TX R 0 R PHY N_TX [7] LP_LK_P_TX LP P_TX R R6 HS_LK_P_TX R7 0 PHY_LK_P_TX [7] HS P_TX R8 0 PHY P_TX [7] HS_LK_N_TX R9 0 R PHY_LK_N_TX [7] HS N_TX R0 0 R PHY N_TX [7] LP_LK_N_TX LP N_TX LP P_TX R HS P_TX R 0 PHY P_TX [7] HS N_TX R 0 R6 PHY N_TX [7] LP N_TX Place resistor networks as close to ank 0 pins as possible and trace match all diff signals between P and N as well as between pairs If LP mode is not needed the LP_* signals can be removed with the ohm resistors connected to ground XO SI TX Resistor Networks MIPI XO Schematic Example Size ocument Number Rev <oc> ate: Friday, September 0, 0 Sheet of

VP VP UF UF 6 7 8 HS_* signals must be trace length matched between P and N of a pair as well as HS P_RX HS N_RX HS P_RX HS N_RX HS_LK0_P_RX HS_LK0_N_RX HS_LK_P_RX HS_LK_N_RX HS P_RX HS N_RX HS_0_P_RX HS_0_N_RX between the individual pairs U VP MHX0-000 NK M6 N VIO_ P VIO_ VIO_ P N P_T P_ P M SSPIN_P_T P_ N P P7_T P7_ M N MLK_LK_P9_T SO_SPISO_P9_ N M P0_T P0_ N6 P6 P_PLKT_0_T P_PLK_0_ P7 N7 P_T P_ M7 N8 P0_PLKT T P0_PLK P8 M8 P_T P_ P9 N9 P_T P_ M9 N0 P_T P_ M0 P P7_T P7_ M P P9_T P9_ N P SN_P0_T SI_SISPI_P0_ MachXO-000 HE csbga HS P_TX HS N_TX HS_LK_P_TX HS_LK_N_TX HS_0_P_TX HS_0_N_TX HS_LK0_P_TX HS_LK0_N_TX HS P_TX HS N_TX HS P_TX HS N_TX VP 8 0 HS_* signals must be trace length matched between P and N of a pair as well as U between the individual pairs MHX0-000 NK 0 VIO0_ VIO0_ VIO0_ PT9_T_LVS PT9 LVS PT_T_LVS PT LVS 6 PT_T_LVS PT LVS 7 7 PT8_PLKT0 T_LVS PT8_PLK0 LVS 9 9 PT_T_LVS PT LVS 0 PT_T_LVS PT LVS PT_T_LVS PT LVS PT7_T_LVS PT7 LVS 9 0 JTGEN_PT_T PROGRMN_PT_ INITN_PT8_T ONE_PT8_ 8 8 SL_PLKT0_0_PT0_T S_PLK0_0_PT0_ MachXO-000 HE csbga XO MIPI HS TX Signals XO MIPI HS RX Signals MIPI XO Schematic Example Size ocument Number Rev <oc> ate: Friday, September 0, 0 Sheet of

VP8 9 UF VP8 7 UF VP8 UF 0 8 9 0 VP8 L J K K K L M M VP8 G F F G H H H J J VP8 E E E F U MHX0-000 NK VIO PL6_T PL6_ PL7_PLKT_0_T PL7_PLK_0_ PL9_ PL0_T PL0_ MachXO-000 HE csbga UE MHX0-000 NK VIO PL9_T PL9_ PL0_PLKT_0_T PL0_PLK_0_ PL_T PL_ PL_T PL_ MachXO-000 HE csbga UF MHX0-000 NK VIO PL_L_GPLLT_F_T PL_L_GPLL_F_ PL_L_GPLLT_IN_T PL_L_GPLL_IN_ PL6_PLKT_0_T PL6_PLK_0_ PL7_T PL7_ PL8_T PL8_ VP UF 6 LP_LK_P_TX LP_LK_N_TX LP_LK0_P_TX LP_LK0_N_TX LP_0_P_TX LP_0_N_TX LP P_TX LP N_TX LP P_TX LP N_TX LP P_TX LP N_TX LP_LK_P_RX LP_LK_N_RX LP_LK0_P_RX LP_LK0_N_RX LP_0_P_RX LP_0_N_RX LP P_RX LP N_RX LP P_RX LP N_RX LP P_RX LP N_RX U VP MHX0-000 NK H VIO_ L VIO_ VIO_ PR_R_GPLLT_F_Q0_T PR_R_GPLL_F_Q0_ PR_R_GPLLT_IN_Q0_T PR_R_GPLL_IN_Q0_ E E PR_Q0_T PR_Q0_ E F PR6_Q0_T PR6_Q0_ F F PR8_Q0_T PR8_Q0_ G G PR9_QS0_T PR9_QS0N_ G H PR0_PLKT_0_Q0_T PR0_PLK_0_Q0_ J J PR_QS_T PR_QSN_ J K PR_Q_T PR_Q_ K K PR_Q_T PR_Q_ L M PR6_Q_T PR6_Q_ M M PR8_Q_T PR8_Q_ N N PR9_Q_T PR9_Q_ MachXO-000 HE csbga MachXO-000 HE csbga For XO-00 compatibility, VIO = VIO = VIO XO MIPI LP RX and TX Signals Extra anks MIPI XO Schematic Example Size ocument Number Rev <oc> ate: Friday, September 0, 0 Sheet of

VP8 00nF 0uF/6V/X7R R 6 00K ms R VP R7 R 8 6 0.0uF U LT0 IN EN IS PWP 7 LT0 OUT J R8 0K R00 R 0_0K R00 7 0uF/6V/X7R VP R9 NI TP TP_LOOP_RE VP VP VP8 LE LE PRT_NUMER = HSMG-90 PRT_NUMER = HSMH-90 LE Manufacturer = VGO LE Manufacturer = VGO R0 80 R060 % R 80 R060 % Vout = 0.*(+R/R6) =.00V G H L L P P0 UG MHX0-000 Power 6 7 8 9 0 V V V V N VP N P 7 VP 9 UF 0 MachXO-000 HE csbga ore Voltage VP8 UH R.7k J VP8 V TO TI ispen_n N 6 TMS 00nF 8 TK 9 ONE 7 0 INITN R.7k R6.7k 6 6 MHX0-000 JTG TK_TEST_LK_PT_T TI_PT_ TO_PT_T TMS_PT_ NI JTG Header R7 k MachXO-000 HE csbga JTG MIPI XO Schematic Example Size ocument Number Rev <oc> ate: Friday, September 0, 0 Sheet of