ORDERING INFORMATION T A PACKAGE ORDERABLE PARTNUMBER. SOIC - D -40 to 85 SOP NS Reel of 2000 MC74HC164NSR HC164

Similar documents
MM74HC164 8-Bit Serial-in/Parallel-out Shift Register

MM74HC175 Quad D-Type Flip-Flop With Clear

74LS393 Dual 4-Bit Binary Counter

NTE74HC109 Integrated Circuit TTL High Speed CMOS, Dual J K Positive Edge Triggered Flip Flop w/set & Reset

74LS165 8-Bit Parallel In/Serial Output Shift Registers

MM74HC74A Dual D-Type Flip-Flop with Preset and Clear

MM74HC161 MM74HC163 Synchronous Binary Counter with Asynchronous Clear Synchronous Binary Counter with Synchronous Clear

NTE74HC165 Integrated Circuit TTL High Speed CMOS, 8 Bit Parallel In/Serial Out Shift Register

MM74HC175 Quad D-Type Flip-Flop With Clear

MM74HC574 3-STATE Octal D-Type Edge-Triggered Flip-Flop

UNISONIC TECHNOLOGIES CO., LTD U74HC164

Dual D Flip-Flop with Set and Reset High-Speed Silicon-Gate CMOS

MM74HC157 Quad 2-Input Multiplexer

MM74HC151 8-Channel Digital Multiplexer

74ACT825 8-Bit D-Type Flip-Flop

74LS195 SN74LS195AD LOW POWER SCHOTTKY

MM74HC374 3-STATE Octal D-Type Flip-Flop

74HC238; 74HCT to-8 line decoder/demultiplexer

74VHC273 Octal D-Type Flip-Flop

74HC74. Dual D Flip Flop with Set and Reset. High Performance Silicon Gate CMOS

DM74ALS109A Dual J-K Positive-Edge-Triggered Flip-Flop with Preset and Clear

MM74HCT573 MM74HCT574 Octal D-Type Latch 3-STATE Octal D-Type Flip-Flop


MM74HCT373 MM74HCT374 3-STATE Octal D-Type Latch 3-STATE Octal D-Type Flip-Flop

74HC86. Quad 2 Input Exclusive OR Gate. High Performance Silicon Gate CMOS

74VHC74 Dual D-Type Flip-Flop with Preset and Clear


NTE74HC173 Integrated Circuit TTL High Speed CMOS, 4 Bit D Type Flip Flop with 3 State Outputs

NC7SV74 TinyLogic ULP-A D-Type Flip-Flop with Preset and Clear

BCD-TO-DECIMAL DECODER HIGH-VOLTAGE SILICON-GATE CMOS IW4028B TECHNICAL DATA

MM74HCT573 MM74HCT574 Octal D-Type Latch 3-STATE Octal D-Type Flip-Flop

DM74LS373 DM74LS374 3-STATE Octal D-Type Transparent Latches and Edge-Triggered Flip-Flops

74LS75 Quad Latch. DM74LS75 Quad Latch. General Description. Ordering Code: Logic Diagram. Connection Diagram. Function Table (Each Latch)

MM74HC08 Quad 2-Input AND Gate

DM74LS74A Dual Positive-Edge-Triggered D Flip-Flops with Preset, Clear and Complementary Outputs

74VHC00 Quad 2-Input NAND Gate

74VHC00 Quad 2-Input NAND Gate

MILITARY SPECIFICATION MICROCIRCUITS, DIGITAL, BIPOLAR, SCHOTTKY TTL, FLIP-FLOPS, CASCADABLE, MONOLITHIC SILICON

MM74HC32 Quad 2-Input OR Gate

MM74HC00 Quad 2-Input NAND Gate

74VHC393 Dual 4-Bit Binary Counter

74HC574; 74HCT574. Octal D-type flip-flop; positive edge-trigger; 3-state

MM74HC4020 MM74HC Stage Binary Counter 12-Stage Binary Counter

MM54HCT193 MM74HCT193 Synchronous Binary Up Down Counters

MM74HC259 8-Bit Addressable Latch/3-to-8 Line Decoder

DEFENSE SUPPLY CENTER, COLUMBUS COLUMBUS, OHIO TITLE MICROCIRCUIT, DIGITAL, DUAL RETRIGGERABLE MONOSTABLE MULTIVIBRATOR, MONOLITHIC SILICON REVISIONS

DM74S373 DM74S374 3-STATE Octal D-Type Transparent Latches and Edge-Triggered Flip-Flops

PO54G74A, PO74G74A. Pin Configuration. Logic Block Diagram. Pin Description. 54, 74 Series Noise Cancellation GHz Logic FEATURES: DESCRIPTION: 1D 2

MM74HCT08 Quad 2-Input AND Gate

NTE74176 Integrated Circuit TTL 35Mhz Presettable Decade Counter/Latch

MM74HC574 3-STATE Octal D-Type Edge-Triggered Flip-Flop

MM74HC573 3-STATE Octal D-Type Latch

NTE74177 Integrated Circuit TTL 35Mhz Presettable Binary Counter/Latch

MM74HC373 3-STATE Octal D-Type Latch

MM74HC373 3-STATE Octal D-Type Latch

CD4027BC Dual J-K Master/Slave Flip-Flop with Set and Reset

MM74HC154 4-to-16 Line Decoder

CD4013BC Dual D-Type Flip-Flop

8-bit binary counter with output register; 3-state

MM74HC244 Octal 3-STATE Buffer

Synchronous 4 Bit Counters; Binary, Direct Reset

74HC257; 74HCT257. Quad 2-input multiplexer; 3-state

74VHC244 Octal Buffer/Line Driver with 3-STATE Outputs

UNISONIC TECHNOLOGIES CO., LTD U74HC14

UNISONIC TECHNOLOGIES CO., LTD U74HC244

74LS244 Octal 3-STATE Buffer/Line Driver/Line Receiver

74HC393; 74HCT393. Dual 4-bit binary ripple counter

DM74LS670 3-STATE 4-by-4 Register File

NC7SZ374 TinyLogic UHS D-Type Flip-Flop with 3-STATE Output

74HC573; 74HCT573. Octal D-type transparent latch; 3-state. The 74HC573; 74HCT573 is functionally identical to:

MM74HC139 Dual 2-To-4 Line Decoder

74HC123; 74HCT123. Dual retriggerable monostable multivibrator with reset

Presettable Counters High-Performance Silicon-Gate CMOS

74LCX16374 Low Voltage 16-Bit D-Type Flip-Flop with 5V Tolerant Inputs and Outputs

MICROCIRCUITS, DIGITAL, TTL, FLIP-FLOPS, MONOLITHIC SILICON. Inactive for new design after 7 September 1995

SGM7SZ00 Small Logic Two-Input NAND Gate

74AC08 74ACT08 Quad 2-Input AND Gate

74LCX16374 Low Voltage 16-Bit D-Type Flip-Flop with 5V Tolerant Inputs and Outputs

SN54HC153, SN74HC153 DUAL 4-LINE TO 1-LINE DATA SELECTORS/MULTIPLEXERS

M74HC20TTR DUAL 4-INPUT NAND GATE

74LCX112 Low Voltage Dual J-K Negative Edge-Triggered Flip-Flop with 5V Tolerant Inputs

onlinecomponents.com

UT54ACS164E/UT54ACTS164E 8-Bit Shift Registers January, 2018 Datasheet

SN54HC682, SN74HC682 8-BIT MAGNITUDE COMPARATORS

54AC174/54ACT174 Hex D Flip-Flop with Master Reset

MM74HC251 8-Channel 3-STATE Multiplexer

NTE74HC299 Integrated Circuit TTL High Speed CMOS, 8 Bit Universal Shift Register with 3 State Output

MM54HC73 MM74HC73 Dual J-K Flip-Flops with Clear

74HC General description. 2. Features. 3-to-8 line decoder, demultiplexer with address latches; inverting. Product data sheet

2 Input NAND Gate L74VHC1G00

MM74HC138 3-to-8 Line Decoder

74LVX174 Low Voltage Hex D-Type Flip-Flop with Master Reset

CD54HC11, CD74HC11, CD54HCT11, CD74HCT11

CD40174BC CD40175BC Hex D-Type Flip-Flop Quad D-Type Flip-Flop

INTEGRATED CIRCUITS. 74ALS11A Triple 3-Input AND gate. Product specification 1991 Feb 08 IC05 Data Handbook

MM74HC595 8-Bit Shift Register with Output Latches

8-bit serial-in/parallel-out shift register

SN54HC74, SN74HC74 DUAL D-TYPE POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET SCLS094B DECEMBER 1982 REVISED MAY 1997

P4C164 ULTRA HIGH SPEED 8K X 8 STATIC CMOS RAMS FEATURES DESCRIPTION. Full CMOS, 6T Cell. Common Data I/O

UT54ACTS74E Dual D Flip-Flops with Clear & Preset July, 2013 Datasheet

Transcription:

Wide Operating Voltage Range of 2 V to 6V Outputs Can Drive Up To 10 LSTTL Loads Low Power Consumption, 80- A Max I CC Typical t pd =20 ns 4-mA Output Drive at 5V Low Input Current of 1 A Max AND-Gated (Enable/Disable) Serial Inputs Fully Buffered Clock and Serial Inputs Direct Clear MC54HC164 J OR W PACKAGE MC74HC164 AD,N,NS, OR PW PACKAGE (TOP VIEW) Description/ordering information These 8-bit shift registers feature AND-gated serial inputs and an asynchronous clear (CLR) input. The gated serial (A and B) input permit complete control over incoming data; a low at either input inhibits entry of the new data and resets the first flip-flop to the low level at the next clock (CLK) pulse. A high-level input enables the other input, which then determines the state of the first flip-flop. Data at the serial inputs can be changed while CLK is high or low, provided the minimum setup time requirements are met. Clocking occurs on the low-to-high-level transition of CLK. MC54HC164 FK PACKAGE (TOP VIEW) NC-No Internal connection ORDERING INFORMATION T A PACKAGE ORDERABLE PARTNUMBER TOP-SIDE MARKING PDIP AN Tube of 25 MC74HC164 AN MC74HC164 AN PDIP N Tube of 25 MC74HC164N MC74HC164N Tube of 50 MC74HC164AD SOIC - D Reel of 2500 MC74HC164AD HC164-40 to 85 Reel of 250 MC74HC164DT SOP NS Reel of 2000 MC74HC164NSR HC164 Tube of 90 MC74HC164PW TSSOP PW Reel of 2000 MC74HC164PWR HC164 Reel of 250 MC74HC164PWT CDIP J Tube of 25 MC54HC164J MCJ54HC164J -55 to 125 CFP W Tube of 150 MC54HC164W MCJ54HC164W LCCC - FK Tube of 55 MC54HC164FK MCJ54HC164FK www.artschip.com 1

FUNCTION TABLE INPUTS OUTPUTS CLK A B Q A Q B Q H L X X X L L L H L X X Q AO Q BO Q HO H H H H Q An Q Gn H L X L Q An Q Gn H X L L Q An Q Gn Q A0, Q B0,Q H0 = the level of Q A, Q B, or Q H, respectively, before the indicated steady-state input conditions were established Q An, Q Gn = the level of Q A or Q G before the most recent transition of CLK: indicates a 1-bit shift logic diagram (positive logic) Pin numbers shown are for the AD,J,N,NS, PW, and W packages. www.artschip.com 2

Typical clear, shift, and clear sequence absolute maximum ratings over operating free-air temperature range (unless otherwise noted) Supply voltage range, V CC -0.5 V to 7 V Input clamp current, I IK (V I < 0 or V I >V CC ) (see Note 1) 20mA Output clamp current, I ok (V o < 0 or V o >V CC ) (see Note 1) 20mA Continuous output current, I o (V o = 0 to V CC ). 25mA Continuous current through V CC or GND.. 50mA Package thermal impedance, JA (see Note 2): AD package..86 /W N package..80 /W NS package...76 /W PW package. 113 /W Storage temperature range, T stg -65 to 150 Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed. 2. The package thermal impedance is calculated in accordance with JESD 51-7 www.artschip.com 3

Recommended operating conditions (see Note 3) MC54HC164 MC74HC164 MIN NOM MAX MIN NOM MAX UNIT V CC Supply voltage 2 5 6 2 5 6 V V CC =2V 1.5 1.5 V IH High-level input voltage V CC =4.5V 3.15 3.15 V V CC =6V 4.2 4.2 V CC =2V 0.5 0.5 V IL Low-level input voltage V CC =4.5V 1.35 1.35 V V CC =6V 1.8 1.8 V I Input voltage 0 V CC 0 V CC V V O Output voltage 0 V CC 0 V CC V V CC =2V 1000 1000 Input transition rise/fall time V CC =4.5V 500 500 ns V CC =6V 400 400 T A Operating free-air temperature -55 125-40 85 NOTE 3: All unused inputs of the device must be held at V CC or GND to ensure proper device operation. Refer to the TI application report. Implications of Slow or Floating CMOS Inputs, literature number SCBAOO4. If this device is used in the threshold region (from V IL max = 0.5V to V IH min =1.5V), there is a potential to go into the wrong state from induced grounding, causing double clocking. Operating with the inputs at t t =1000ns and V CC = 2V does not damage the device; however, functionally, the CLK inputs are not ensured while in the shift, count, or toggle operating modes. Electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) PARAMETER TEST CONDITIONS VCC T A =25 MC54HC164 MC74HC164 MIN TYP MAX MIN MAX MIN MAX UNIT 2V 1.9 1.998 1.9 1.9 I OH = -20 A 4.5V 4.4 4.499 4.4 4.4 V OH V I = V IH or V I L 6V 5.9 5.999 5.9 5.9 V I OH = -4mA 4.5V 3.98 4.3 3.7 3.84 I OH = -5.2mA 6V 5.48 5.8 5.2 5.34 2V 0.002 0.1 0.1 0.1 I OL = 20 A 4.5V 0.001 0.1 0.1 0.1 V OL V I = V IH or V I L 6V 0.001 0.1 0.1 0.1 V I OL = 4mA 4.5V 0.17 0.26 0.4 0.33 I OH = 5.2mA 6V 0.15 0.26 0.4 0.33 I I V I = V CC or 0 6V 0.1 100 1000 1000 na I CC V I = V CC or 0, I O =0 6V 8 160 80 A C i 2V to 6V 3 10 10 10 pf www.artschip.com 4

Timing requirements over recommended operating free-air temperature range (unless otherwise noted) V CC T A =25 MC54HC164AN MC74HC164AN MIN MAX MIN MAX MIN MAX 2V 6 4.2 5 f clock Clock frequency 4.5V 31 21 25 6V 36 25 28 2V 100 150 125 low 4.5V 20 30 25 6V 17 25 21 t W Pulse duration 2V 80 120 100 CLK high or low 4.5V 16 24 20 6V 14 20 18 2V 100 150 125 Data 4.5V 20 30 25 t su Setup time before CLK 6V 17 25 21 2V 100 150 125 inactive 4.5V 20 30 25 6V 17 25 21 2V 5 5 5 t h Hold time, data after CLK 4.5V 5 5 5 6V 5 5 5 UNIT MHz ns ns ns Switching characteristics over recommended operating free-air temperature range, CL = 50pF (unless otherwise noted) (see Figure1) PARAMETER f max t PHL FROM (INPUT) TO (OUTPUT) Any Q t pd CLK Any Q t t V CC T A =25 MC54HC164AN MC74HC164AN MIN TYP MAX MIN MAX MIN MAX 2V 6 10 4.2 5 4.5V 31 54 21 25 6V 36 62 25 28 2V 140 205 295 255 4.5V 28 41 59 51 6V 24 35 51 46 2V 115 175 265 220 4.5V 23 35 53 44 6V 20 30 45 38 2V 38 75 110 95 4.5V 8 15 22 19 6V 6 13 19 16 UNIT MHz Ns ns Operating characteristics, T A = 25 PARAMETER TESTCONDITIONS TYP UNIT C pd Power dissipation capacitance No load 135 pf www.artschip.com 5

PARAMETER MEASUREMENT INFORMATION NOTES: A. C L includes probe and test-fixture capacitance. B. Phase relation ships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR 1MHz, Z O =50, t r = 6ns, t f =6ns. C. For clock inputs, f max is measured when the input duty cycle is 50%. D. The outputs are measured one at a time with one input transition per measurement. E. t PLH and t PHL are the same as t pd. Figure 1. Load Circuit and Voltage Waveforms www.artschip.com 6

J (R GDIP T **) 14 LEADS SHOWN CERAMIC DUAL IN-LINE PACKAGE 4040083/F 03/03 NOTES: A. All linear dimensions are in inches (millimeters). C. This package is hermetically sealed with a ceramic lid using glass frit. D. Index point is provided on cop for terminal identification only on press ceramic glass frit seal only. E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20. www.artschip.com 7

MECHANICAL DATA W(R-GDFP-F14) CERAMIC DUAL FLATPACK 4040180-2/D 07/03 NOTES: A. All linear dimensions are in inches (millimeters). C. This package can be hermetically sealed with a ceramic lid using glass frit. D. Index point is provided on cap for terminal identification only. E. Falls within MIL STD 1835 GDFP1-F14 and JEDEC MO-092AB www.artschip.com 8

MECHANICAL DATA FK (S-CQCC-N**) 28 TERMINAL SHOWN LEADLESS CERAMIC CHIP CARRIER 4040140/D 10/96 NOTES: A. All linear dimensions are in inches (millimeters). C. This package can be hermetically sealed with a metal lid. D. The terminals are gold plated. E. Falls within JEDEC MS-004. www.artschip.com 9

MECHANICAL DATA N (R-PDIP-T**) 16 PINS SHOWN PLASTIC DUAL-IN-LINE PACKAGE 4040049/E 12/2002 NOTES: A. All linear dimensions are in inches (millimeters). C. Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). D. The 20 pin end lead shoulder width is a vendor option, either half or full width. www.artschip.com 10

MECHANICAL DATA D (R-PDSO-G14) PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in inches (millimeters). C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0.15). D. Falls within JEDEC MS-012 variation AB. 4040047-3/F 07/2004 www.artschip.com 11

MECHANICAL DATA NS(R-PDSO-G**) 14-PINS SHOWN PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in millimeters. C. Body dimensions do not include mold flash or protrusion, not to exceed 0.15. 4040062/C 03/03 www.artschip.com 12

PW (R-PDSO-G**) 14 PINS SHOWN PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in millimeters. C. Body dimensions do not include mold flash or protrusion not to exceed 0.15. D. Falls within JEDEC MO-153. 4040064/F 01/97 www.artschip.com 13