INTEGRATED CIRCUITS. For a complete data sheet, please also download:

Similar documents
INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:


INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

In data sheets and application notes which still contain NXP or Philips Semiconductors references, use the references to Nexperia, as shown below.

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

In data sheets and application notes which still contain NXP or Philips Semiconductors references, use the references to Nexperia, as shown below.

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

In data sheets and application notes which still contain NXP or Philips Semiconductors references, use the references to Nexperia, as shown below.

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:


INTEGRATED CIRCUITS. For a complete data sheet, please also download:

In data sheets and application notes which still contain NXP or Philips Semiconductors references, use the references to Nexperia, as shown below.


INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

In data sheets and application notes which still contain NXP or Philips Semiconductors references, use the references to Nexperia, as shown below.

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

In data sheets and application notes which still contain NXP or Philips Semiconductors references, use the references to Nexperia, as shown below.

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

74LV393 Dual 4-bit binary ripple counter

In data sheets and application notes which still contain NXP or Philips Semiconductors references, use the references to Nexperia, as shown below.

74LVC823A 9-bit D-type flip-flop with 5-volt tolerant inputs/outputs; positive-edge trigger (3-State)

Synchronous 4 Bit Counters; Binary, Direct Reset

MM54HCT193 MM74HCT193 Synchronous Binary Up Down Counters

DATA SHEET. HEF40163B MSI 4-bit synchronous binary counter with synchronous reset. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download: The IC06 74HC/HCT/HCU/HCMOS Logic Family Specifications

74HC393; 74HCT393. Dual 4-bit binary ripple counter

Up/down binary counter with separate up/down clocks

MM74HC161 MM74HC163 Synchronous Binary Counter with Asynchronous Clear Synchronous Binary Counter with Synchronous Clear

74LV373 Octal D-type transparent latch (3-State)

INTEGRATED CIRCUITS. 74LV stage binary ripple counter. Product specification 1998 Jun 23 IC24 Data Handbook

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

DATA SHEET. HEF4027B flip-flops Dual JK flip-flop. For a complete data sheet, please also download: INTEGRATED CIRCUITS

74LVC573 Octal D-type transparent latch (3-State)

74F193 Up/Down Binary Counter with Separate Up/Down Clocks

DATA SHEET. HEF4022B MSI 4-stage divide-by-8 Johnson counter. For a complete data sheet, please also download: INTEGRATED CIRCUITS

Presettable Counters High-Performance Silicon-Gate CMOS

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

74HC General description. 2. Features. 3-to-8 line decoder, demultiplexer with address latches; inverting. Product data sheet

INTEGRATED CIRCUITS. 74LV273 Octal D-type flip-flop with reset; positive-edge trigger. Product specification 1997 Apr 07 IC24 Data Handbook

74LV74 Dual D-type flip-flop with set and reset; positive-edge trigger

74AC169 4-Stage Synchronous Bidirectional Counter

Octal buffer/line driver (3-State)

CHW 261: Logic Design

NOTE: The Flatpak version has the same pinouts (Connection Diagram) as the Dual In-Line Package. *MR for LS160A and LS161A *SR for LS162A and LS163A

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

DATA SHEET. HEF4520B MSI Dual binary counter. For a complete data sheet, please also download: INTEGRATED CIRCUITS

NTE74HC109 Integrated Circuit TTL High Speed CMOS, Dual J K Positive Edge Triggered Flip Flop w/set & Reset

74LVC574A Octal D-type flip-flop with 5-volt tolerant inputs/outputs; positive edge-trigger (3-State)

DATA SHEET. HEF4031B MSI 64-stage static shift register. For a complete data sheet, please also download: INTEGRATED CIRCUITS

74VHC161 Synchronous Presettable Binary Counter

8-bit binary counter with output register; 3-state

74HC393; 74HCT393. Dual 4-bit binary ripple counter

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

NTE74177 Integrated Circuit TTL 35Mhz Presettable Binary Counter/Latch

Dual D Flip-Flop with Set and Reset High-Speed Silicon-Gate CMOS

NTE74HC173 Integrated Circuit TTL High Speed CMOS, 4 Bit D Type Flip Flop with 3 State Outputs

74HC General description. 2. Features. 3-to-8 line decoder, demultiplexer with address latches; inverting

Presettable 4-Bit Binary UP/DOWN Counter High-Performance Silicon-Gate CMOS

CD74HC93, CD74HCT93. High Speed CMOS Logic 4-Bit Binary Ripple Counter. Description. Features. Pinout. Ordering Information

54LS160A DM74LS160A 54LS162A DM74LS162A Synchronous Presettable BCD Decade Counters

74LS195 SN74LS195AD LOW POWER SCHOTTKY

NTE74176 Integrated Circuit TTL 35Mhz Presettable Decade Counter/Latch

CD4029BM CD4029BC Presettable Binary Decade Up Down Counter

74LVC General description. 2. Features and benefits. Presettable synchronous 4-bit binary counter; asynchronous reset

MM74C90 MM74C93 4-Bit Decade Counter 4-Bit Binary Counter

NTE74HC299 Integrated Circuit TTL High Speed CMOS, 8 Bit Universal Shift Register with 3 State Output

NTE4035B Integrated Circuit CMOS, 4 Bit Parallel In/Parallel Out Shift Register

MM74HCT573 MM74HCT574 Octal D-Type Latch 3-STATE Octal D-Type Flip-Flop

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. 74LVC138A 3-to-8 line decoder/demultiplexer; inverting. Product specification 1998 Apr 28

74HC238; 74HCT to-8 line decoder/demultiplexer

4-bit magnitude comparator

MM74C922 MM74C Key Encoder 20-Key Encoder

Digital Fundamentals

Transcription:

INTEGRATED CIRCUITS DATA SEET For a complete data sheet, please also download: The IC6 74C/CT/CU/CMOS ogic Family Specifications The IC6 74C/CT/CU/CMOS ogic Package Information The IC6 74C/CT/CU/CMOS ogic Package Outlines 74C/CT191 Presettable synchronous 4-bit binary File under Integrated Circuits, IC6 December 199

74C/CT191 FEATURES Synchronous reversible counting Asynchronous parallel load Count enable control for synchronous expansion Single up/down control input Output capability: standard I CC category: MSI GENERA DESCRIPTION The 74C/CT191 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TT (STT). They are specified in compliance with JEDEC standard no. 7A. The 74C/CT191 are asynchronously presettable 4-bit binary s. They contain four master/slave flip-flops with internal gating and steering logic to provide asynchronous preset and synchronous count-up and count-down operation. Asynchronous parallel load capability permits the counter to be preset to any desired number. Information present on the parallel data inputs (D to D 3 ) is loaded into the counter and appears on the outputs when the parallel load (P) input is OW. As indicated in the function table, this operation overrides the counting function. Counting is inhibited by a IG level on the count enable (CE) input. When CE is OW internal state changes are initiated synchronously by the OW-to-IG transition of the clock input. The up/down (U/D) input signal determines the direction of counting as indicated in the function table. The CE input may go OW when the clock is in either state, however, the OW-to-IG CE transition must occur only when the clock is IG. Also, the U/D input should be changed only when either CE or CP is IG. Overflow/underflow indications are provided by two types of outputs, the terminal count (TC) and ripple clock (RC). The TC output is normally OW and goes IG when a circuit reaches zero in the count-down mode or reaches 15 in the count-up-mode. The TC output will remain IG until a state change occurs, either by counting or presetting, or until U/D is changed. Do not use the TC output as a clock signal because it is subject to decoding spikes. The TC signal is used internally to enable the RC output. When TC is IG and CE is OW, the RC output follows the clock pulse (CP). This feature simplifies the design of multistage counters as shown in Figs 5 and 6. In Fig.5, each RC output is used as the clock input to the next higher stage. It is only necessary to inhibit the first stage to prevent counting in all stages, since a IG on CE inhibits the RC output pulse as indicated in the function table. The timing skew between state changes in the first and last stages is represented by the cumulative delay of the clock as it ripples through the preceding stages. This can be a disadvantage of this configuration in some applications. Fig.6 shows a method of causing state changes to occur simultaneously in all stages. The RC outputs propagate the carry/borrow signals in ripple fashion and all clock inputs are driven in parallel. In this configuration the duration of the clock OW state must be long enough to allow the negative-going edge of the carry/borrow signal to ripple through to the last stage before the clock goes IG. Since the RC output of any package goes IG shortly after its CP input goes IG there is no such restriction on the IG-state duration of the clock. In Fig.7, the configuration shown avoids ripple delays and their associated restrictions. Combining the TC signals from all the preceding stages forms the CE input for a given stage. An enable must be included in each carry gate in order to inhibit counting. The TC output of a given stage it not affected by its own CE signal therefore the simple inhibit scheme of Figs 5 and 6 does not apply. December 199 2

74C/CT191 QUICK REFERENCE DATA GND = V; T amb =25 C; t r =t f =6ns TYPICA SYMBO PARAMETER CONDITIONS C CT UNIT t P / t P CP to Q n C = 15 pf; V CC = 5 V 22 22 ns f max maximum clock frequency 36 36 Mz C I input capacitance 3.5 3.5 pf C PD power dissipation capacitance per package notes 1 and 2 31 33 pf Notes 1. C PD is used to determine the dynamic power dissipation (P D in µw): P D =C PD V 2 CC f i + (C V 2 CC f o ) where: f i = input frequency in Mz f o = output frequency in Mz (C V 2 CC f o ) = sum of outputs C = output load capacitance in pf V CC = supply voltage in V 2. For C the condition is V I = GND to V CC For CT the condition is V I = GND to V CC 1.5 V ORDERING INFORMATION See 74C/CT/CU/CMOS ogic Package Information. December 199 3

74C/CT191 PIN DESCRIPTION PIN NO. SYMBO NAME AND FUNCTION 3, 2, 6, 7 Q to Q 3 flip-flop outputs 4 CE count enable input (active OW) 5 U/D up/down input 8 GND ground ( V) 11 P parallel load input (active OW) 12 TC terminal count output 13 RC ripple clock output (active OW) 14 CP clock input (OW-to-IG, edge triggered) 15, 1, 1, 9 D to D 3 data inputs 16 V CC positive supply voltage Fig.1 Pin configuration. Fig.2 ogic symbol. Fig.3 IEC logic symbol. December 199 4

74C/CT191 Fig.4 Functional diagram. FUNCTION TABE parallel load OPERATING MODE INPUTS P U/D CE CP D n Q n OUTPUTS count up I count up count down I count down hold (do nothing) no change TC AND RC FUNCTION TABE INPUTS TERMINA COUNT STATE OUTPUTS U/D CE CP Q Q 1 Q 2 Q 3 TC RC Notes 1. = IG voltage level = OW voltage level I = OW voltage level one set-up time prior to the OW-to-IG CP transition = don t care = OW-to-IG CP transition = one OW level pulse = TC goes OW on a OW-to-IG CP transition December 199 5

74C/CT191 Fig.5 N-stage ripple counter using ripple clock. Fig.6 Synchronous n-stage counter using ripple carry/borrow. Fig.7 Synchronous n-stage counter with parallel gated carry/borrow. December 199 6

74C/CT191 Sequence oad (preset) to binary thirteen; count up to fourteen, fifteen, zero, one and two; inhibit; count down to one, zero, fifteen, fourteen and thirteen. Fig.8 Typical load, count and inhibit sequence. Fig.9 ogic diagram. December 199 7

74C/CT191 DC CARACTERISTICS FOR 74C For the DC characteristics see 74C/CT/CU/CMOS ogic Family Specifications. Output capability: standard I CC category: MSI AC CARACTERISTICS FOR 74C GND = V; t r =t f = 6 ns; C =5pF SYMBO t P / t P t P / t P t P / t P t P / t P t P / t P t P / t P t P / t P t P / t P PARAMETER 72 CP to Q n 26 21 CP to TC CP to RC CE to RC T amb ( C) 74C +25 4 to +85 4 to +125 min. typ. max. min. max. min. max. 83 3 24 47 17 14 33 12 1 61 D n to Q n 22 18 61 P to Q n 22 18 U/D to TC U/D to RC 44 16 13 5 18 14 t T / t T output transition time 19 7 6 t W t W clock pulse width IG or OW parallel load pulse width OW 125 25 21 1 2 17 28 1 8 22 8 6 22 44 37 255 51 43 15 3 26 13 26 22 22 44 37 22 44 37 19 38 32 21 42 36 75 15 13 155 31 26 125 25 21 275 55 47 32 64 54 19 38 33 165 33 28 275 55 47 275 55 47 24 48 41 265 53 45 95 19 16 195 39 33 15 3 26 33 66 56 395 77 65 225 45 38 195 39 33 33 66 56 33 66 56 285 57 48 315 63 54 11 22 19 UNIT TEST CONDITIONS V CC (V) ns 2. 6. ns 2. 6. ns 2. 6. ns 2. 6. ns 2. 6. ns 2. 6. ns 2. 6. ns 2. 6. ns 2. 6. ns 2. 6. ns 2. 6. WAVEFORMS Fig.1 Fig.1 Fig.11 Fig.11 Fig.12 Fig.13 Fig.14 Fig.14 Fig.15 Fig.1 Fig.15 December 199 8

74C/CT191 T amb ( C) TEST CONDITIONS SYMBO PARAMETER 74C +25 4 to +85 4 to +125 min. typ. max. min. max. min. max. UNIT V CC (V) WAVEFORMS t rem t su t su t su t h t h t h f max removal time P to CP set-up time U/D to CP set-up time D n to P set-up time CE to CP hold time U/D to CP hold time D n to P hold time CE to CP maximum clock pulse frequency 35 7 6 25 41 35 1 2 17 14 28 24 4. 2 24 8 3 2 5 18 14 19 7 6 44 16 13 39 14 11 11 4 3 28 1 8 11 33 39 45 9 8 255 51 43 125 25 21 175 35 3 3.2 16 19 55 11 9 31 62 53 15 3 26 21 42 36 2.6 13 15 ns 2. 6. ns 2. 6. ns 2. 6. ns 2. 6. ns 2. 6. ns 2. 6. ns 2. 6. Mz 2. 6. Fig.15 Fig.17 Fig.16 Fig.17 Fig.17 Fig.16 Fig.17 Fig.1 December 199 9

74C/CT191 DC CARACTERISTICS FOR 74CT For the DC characteristics see 74C/CT/CU/CMOS ogic Family Specifications. Output capability: standard I CC category: MSI Note to CT types The value of additional quiescent supply current ( I CC ) for a unit load of 1 is given in the family specifications. To determine I CC per input, multiply this value by the unit load coefficient shown in the table below. INPUT D n CP U/D CE, P UNIT OAD COEFFICIENT.5.65 1.15 1.5 December 199 1

74C/CT191 AC CARACTERISTICS FOR 74CT GND = V; t r =t f = 6 ns; C = 5 pf T amb ( C) TEST CONDITIONS 26 48 6 72 ns Fig.1 74C SYMBO PARAMETER UNIT V WAVEFORMS +25 4 to +85 4 to +125 CC (V) min. typ. max. min. max. min. max. t P / t P CP to Q n t P / t P 32 51 64 77 ns Fig.1 CP to TC t P / t P 19 35 44 53 ns Fig.11 CP to RC t P / t P 19 33 41 5 ns Fig.11 CE to RC t P / t P 22 44 55 66 ns Fig.12 D n to Q n t P / t P 27 46 58 69 ns Fig.13 P to Q n t P / t P 23 45 56 68 ns Fig.14 U/D to TC t P / t P 24 45 56 68 ns Fig.14 U/D to RC t T / t T output transition time 7 15 19 22 ns Fig.15 t W t W t rem t su t su t su t h t h t h f max clock pulse width IG or OW parallel load pulse width OW removal time P to CP set-up time U/D to CP set-up time D n to P set-up time CE to CP hold time U/D to CP hold time D n to P hold time CE to CP maximum clock pulse frequency 16 9 2 24 ns Fig.1 22 11 28 33 ns Fig.15 7 1 9 11 ns Fig.15 41 2 51 62 ns Fig.17 2 9 25 3 ns Fig.16 3 18 38 45 ns Fig.17 18 ns Fig.17 5 ns Fig.16 1 ns Fig.17 2 33 16 13 Mz Fig.1 December 199 11

74C/CT191 AC WAVEFORMS (1) C : V M = 5%; V I = GND to V CC. CT : V M = 1.3 V; V I = GND to 3 V. Fig.1 Waveforms showing the clock (CP) to output (Q n ) s, the clock pulse width and the maximum clock pulse frequency. (1) C : V M = 5%; V I = GND to V CC. CT : V M = 1.3 V; V I = GND to 3 V. Fig.11 Waveforms showing the clock and count enable inputs (CP, CE) to ripple clock output (RC) propagation delays. (1) C : V M = 5%; V I = GND to V CC. CT : V M = 1.3 V; V I = GND to 3 V. Fig.12 Waveforms showing the input (D n ) to output (Q n ) s. December 199 12

74C/CT191 (1) C : V M = 5%; V I = GND to V CC. CT : V M = 1.3 V; V I = GND to 3 V. Fig.13 Waveforms showing the input (P) to output (Q n ) s. (1) C : V M = 5%; V I = GND to V CC. CT : V M = 1.3 V; V I = GND to 3 V. Fig.14 Waveforms showing the up/down count input (U/D) to terminal count and ripple clock output (TC, RC) s. (1) C : V M = 5%; V I = GND to V CC. CT : V M = 1.3 V; V I = GND to 3 V. Fig.15 Waveforms showing the parallel load input (P) pulse width, removal time to clock (CP) and the output (Q n ) transition times. December 199 13

74C/CT191 The shaded areas indicate when the input is permitted to change for predictable output performance. (1) C : V M = 5%; V I = GND to V CC. CT : V M = 1.3 V; V I = GND to 3 V. Fig.16 Waveforms showing the set-up and hold times from the parallel load input (P) to the data input (D n ). The shaded areas indicate when the input is permitted to change for predictable output performance. (1) C : V M = 5%; V I = GND to V CC. CT : V M = 1.3 V; V I = GND to 3 V. Fig.17 Waveforms showing the set-up and hold times from the count enable and up/down inputs (CE, U/D) to the clock (CP). PACKAGE OUTINES See 74C/CT/CU/CMOS ogic Package Outlines. December 199 14

Mouser Electronics Authorized Distributor Click to View Pricing, Inventory, Delivery & ifecycle Information: NP: 74C191N,652 74CT191N,652