MC14099B. 8-Bit Addressable Latches

Similar documents
MC14514B, MC14515B. 4 Bit Transparent Latch / 4 to 16 Line Decoder

MC454B, MC45B BLOCK DIAGRAM DECODE TRUTH TABLE (Strobe = )* DATA DATA 2 DATA 3 DATA 4 INHIBIT = PIN = PIN 2 TRANSPARENT LATCH 9 S S2 S3 8

MC14584B. Hex Schmitt Trigger

MC14060B. 14 Bit Binary Counter and Oscillator

74HC244 Octal 3 State Noninverting Buffer/Line Driver/ Line Receiver

74HC74. Dual D Flip Flop with Set and Reset. High Performance Silicon Gate CMOS

MC14557B. 1-to-64 Bit Variable Length Shift Register

SN74LS147, SN74LS Line to 4 Line and 8 Line to 3 Line Priority Encoders LOW POWER SCHOTTKY

SN74LS151MEL. 8 Input Multiplexer LOW POWER SCHOTTKY

MC74AC259, MC74ACT Bit Addressable Latch

MC14175B. MARKING DIAGRAMS. MAXIMUM RATINGS (Voltages Referenced to V SS ) (Note 2.) ORDERING INFORMATION PDIP 16 P SUFFIX CASE 648

MC14049B, MC14050B. Hex Buffer

MC14070B, MC14077B CMOS SSI. Quad Exclusive OR and NOR Gates

74HC of 8 Decoder/ Demultiplexer. High Performance Silicon Gate CMOS

MC74HC244A. Octal 3-State Noninverting Buffer/Line Driver/ Line Receiver. High Performance Silicon Gate CMOS

MC14511B. BCD To Seven Segment Latch/Decoder/Driver

MC14049B, MC14050B. Hex Buffer

SN74LS145MEL. 1 of 10 Decoder/Driver Open Collector LOW POWER SCHOTTKY

NLSV2T Bit Dual-Supply Inverting Level Translator

MC14511B. BCD-To-Seven Segment Latch/Decoder/Driver

SN74LS157MEL. Quad 2 Input Multiplexer LOW POWER SCHOTTKY

NE522 High Speed Dual Differential Comparator/Sense Amp

MC74HC138A. 1-of-8 Decoder/ Demultiplexer. High Performance Silicon Gate CMOS

MC74HCT138A. 1 of 8 Decoder/ Demultiplexer with LSTTL Compatible Inputs. High Performance Silicon Gate CMOS

MC14518B. MARKING DIAGRAMS 16. MAXIMUM RATINGS (Voltages Referenced to V SS ) (Note 2.) ORDERING INFORMATION

MC74AC259, MC74ACT Bit Addressable Latch

BC847BPDXV6T5G. SBC847BPDXV6 NPN/PNP Dual General Purpose Transistor

MC74AC109, MC74ACT109. Dual JK Positive Edge Triggered Flip Flop

MC74AC132, MC74ACT132. Quad 2 Input NAND Schmitt Trigger

MC14511B. MARKING DIAGRAMS 16. MAXIMUM RATINGS (Voltages Referenced to V SS ) (Note 2) ORDERING INFORMATION

MC74HCT573A/D. Octal 3-State Noninverting Transparent Latch with LSTTL Compatible Inputs. High Performance Silicon Gate CMOS

FST Bit Bus Switch

74HC245. Octal 3 State Noninverting Bus Transceiver. High Performance Silicon Gate CMOS

MMBFJ309L, MMBFJ310L, SMMBFJ309L, SMMBFJ310L. JFET - VHF/UHF Amplifier Transistor. N Channel

NLSV22T244. Dual 2-Bit Dual-Supply Non-Inverting Level Translator

SN74LS132MEL. Quad 2 Input Schmitt Trigger NAND Gate LOW POWER SCHOTTKY

MC74HC132A. Quad 2 Input NAND Gate with Schmitt Trigger Inputs. High Performance Silicon Gate CMOS

BAS19LT1G, BAS20LT1G, BAS21LT1G, BAS21DW5T1G. High Voltage Switching Diode HIGH VOLTAGE SWITCHING DIODE

V N (8) V N (7) V N (6) GND (5)

MC14532B. MARKING DIAGRAMS. MAXIMUM RATINGS (Voltages Referenced to V SS ) (Note 2.) ORDERING INFORMATION PDIP 16 P SUFFIX CASE 648

MC74AC74, MC74ACT74. Dual D Type Positive Edge Triggered Flip Flop

MMBT5550L, MMBT5551L, SMMBT5551L. High Voltage Transistors. NPN Silicon

LOW POWER SCHOTTKY. GUARANTEED OPERATING RANGES ORDERING INFORMATION PLASTIC N SUFFIX CASE 648

MC74VHC14. Hex Schmitt Inverter

2N4123, 2N4124. General Purpose Transistors. NPN Silicon. Pb Free Packages are Available* Features MAXIMUM RATINGS

LOW POWER SCHOTTKY. ESD > 3500 Volts. GUARANTEED OPERATING RANGES ORDERING INFORMATION V CC 8 7 GND

MC Bit Magnitude Comparator

2N5401. PNP Silicon. These are Pb Free Devices* Features. MAXIMUM RATINGS THERMAL CHARACTERISTICS MARKING DIAGRAM

onlinecomponents.com

2N5655G, 2N5657G. Plastic NPN Silicon High-Voltage Power Transistors 0.5 AMPERE POWER TRANSISTORS NPN SILICON VOLTS, 20 WATTS

MUR3020PTG SUR83020PTG MUR3040PTG MUR3060PTG SUR83060PTG. SWITCHMODE Power Rectifiers ULTRAFAST RECTIFIERS 30 AMPERES, VOLTS

MC14024B. 7-Stage Ripple Counter

74VHC08 Quad 2-Input AND Gate

MC14001B, MC14011B, MC14023B, MC14025B, MC14071B, MC14073B, MC14081B, MC14082B

MC74LV594A. 8-Bit Shift Register with Output Register

74HCT245. Octal 3-State Noninverting Bus Transceiver with LSTTL-Compatible Inputs. High-Performance Silicon-Gate CMOS

MJW18020G. NPN Silicon Power Transistors High Voltage Planar 30 AMPERES 1000 VOLTS BV CES 450 VOLTS BV CEO, 250 WATTS

BC337, BC337-25, BC Amplifier Transistors. NPN Silicon. These are Pb Free Devices. Features MAXIMUM RATINGS

LOW POWER SCHOTTKY. MARKING DIAGRAMS GUARANTEED OPERATING RANGES ORDERING INFORMATION. SN74LS37xN AWLYYWW PDIP 20 N SUFFIX CASE 738

SN74LS373, SN74LS374. Octal Transparent Latch with 3 State Outputs; Octal D Type Flip Flop with 3 State Output LOW POWER SCHOTTKY

PZT2222A. NPN Silicon Planar Epitaxial Transistor SOT 223 PACKAGE NPN SILICON TRANSISTOR SURFACE MOUNT

MC74LCX74. Low-Voltage CMOS Dual D-Type Flip-Flop. With 5 V Tolerant Inputs

NGTG50N60FLWG IGBT. 50 A, 600 V V CEsat = 1.65 V

MC74VHC132. Quad 2 Input NAND Schmitt Trigger

MC74AC161, MC74ACT161, MC74AC163, MC74ACT163. Synchronous Presettable Binary Counter

SN74LS85MEL LOW POWER SCHOTTKY

NL17SV16. Ultra-Low Voltage Buffer

MC74AC138, MC74ACT of 8 Decoder/Demultiplexer

SN74LS157MEL LOW POWER SCHOTTKY

NSVJ6904DSB6. Advance Information N-Channel JFET 25 V, 20 to 40 ma, 40 ms, Dual

SN74LS125A, SN74LS126A. Quad 3 State Buffers LOW POWER SCHOTTKY. LS125A LS126A TRUTH TABLES ORDERING INFORMATION

NL37WZ07. Triple Buffer with Open Drain Outputs

74AC00, 74ACT00 Quad 2-Input NAND Gate

NTF3055L175. Power MOSFET 2.0 A, 60 V, Logic Level. N Channel SOT AMPERES, 60 VOLTS R DS(on) = 175 m

74HCT32. Quad 2 Input OR Gate with LSTTL Compatible Inputs. High Performance Silicon Gate CMOS

BC487, BC487B. High Current Transistors. NPN Silicon. Pb Free Packages are Available* Features. MAXIMUM RATINGS MARKING DIAGRAM

NGTB30N120LWG IGBT. 30 A, 1200 V V CEsat = 1.75 V E off = 1.0 mj

74FST Bit Bus Switch

NGTB40N60FLWG IGBT. 40 A, 600 V V CEsat = 1.85 V

MMBZ5221BLT1 Series. Zener Voltage Regulators. 225 mw SOT 23 Surface Mount

NGTB25N120LWG IGBT. 25 A, 1200 V V CEsat = 1.85 V E off = 0.8 mj

MC3346. General Purpose Transistor Array One Differentially Connected Pair and Three Isolated Transistor Arrays

BC846BDW1T1G, SBC846BDW1T1G, BC847BDW1T1G, SBC847BDW1T1G Series, NSVBC847BDW1T2G, BC848CDW1T1G

P2N2907ARL1G. Amplifier Transistor. PNP Silicon. These are Pb -Free Devices* Features. MAXIMUM RATINGS THERMAL CHARACTERISTICS

NGTG25N120FL2WG. IGBT - Field Stop II. 25 A, 1200 V V CEsat = 2.0 V E off = 0.60 mj

MC74VHC1GT50 Noninverting Buffer / CMOS Logic Level Shifter

NDF08N50Z, NDP08N50Z. N-Channel Power MOSFET. Low ON Resistance Low Gate Charge 100% Avalanche Tested These Devices are Pb Free and are RoHS Compliant

MC14543B. MARKING DIAGRAMS ORDERING INFORMATION. MAXIMUM RATINGS (Voltages Referenced to V SS ) (Note 2.) PDIP 16 P SUFFIX CASE 648

BC846, BC847, BC848 Series. General Purpose Transistors. NPN Silicon

MMBF4391LT1, MMBF4392LT1, MMBF4393LT1. JFET Switching Transistors. N Channel. Pb Free Packages are Available.

MC14521B. 24 Stage Frequency Divider

MC14020B. 14-Bit Binary Counter

2N3903, 2N3904. NPN Silicon. Pb Free Packages are Available* Features. MAXIMUM RATINGS. THERMAL CHARACTERISTICS (Note 1)

MC74HCT366A. Hex 3-State Inverting Buffer with Common Enables and LSTTL Compatible Inputs. High Performance Silicon Gate CMOS

NTJD4105C. Small Signal MOSFET. 20 V / 8.0 V, Complementary, A / A, SC 88

MC74HCT366A. Hex 3-State Inverting Buffer with Common Enables and LSTTL Compatible Inputs. High Performance Silicon Gate CMOS

MC74LCX Low-Voltage CMOS 16-Bit Transparent Latch. With 5 V-Tolerant Inputs and Outputs (3-State, Non-Inverting)

NGTB20N120IHRWG. 20 A, 1200 V V CEsat = 2.10 V E off = 0.45 mj

MC74HC139A. Dual 1 of 4 Decoder/ Demultiplexer. High Performance Silicon Gate CMOS

NGTB40N135IHRWG. 40 A, 1350 V V CEsat = 2.40 V E off = 1.30 mj

Transcription:

-Bit Addressable Latches The MC99B is an bit addressable latch. Data is entered in serial form when the appropriate latch is addressed (via address pi A, A, A) and write disable is in the low state. For the MC99B the input is a unidirectional write only port. The data is presented in parallel at the output of the eight latches independently of the state of Write Disable, Write/Read or Chip Enable. A Master Reset capability is available on both parts. Features Serial Data Input Parallel Output Master Reset Supply Voltage Range =. to Capable of Driving Two Lowpower TTL Loads or One LowPower Schottky TTL Load over the Rated Temperature Range MC99B pin for pin compatible with CD99B NLV Prefix for Automotive and Other Applicatio Requiring Unique Site and Control Change Requirements; AECQ Qualified and PPAP Capable This Device is PbFree and is RoHS Compliant MAXIMUM RATINGS (Voltages Referenced to ) Symbol Parameter Value Unit DC Supply Voltage Range. to +. V V in, V out Input or Output Voltage Range (DC or Traient). to +. V I in, I out P D Input or Output Current (DC or Traient) per Pin Power Dissipation, per Package (Note ) ± ma mw T A Ambient Temperature Range to + C T stg Storage Temperature Range to + C T L Lead Temperature (Second Soldering) C Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.. Temperature Derating: D/DW Packages: 7. mw/ C From C To C This device contai protection circuitry to guard agait damage due to high static voltages or electric fields. However, precautio must be taken to avoid applicatio of any voltage higher than maximum rated voltages to this highimpedance circuit. For proper operation, V in and V out should be cotrained to the range (V in or V out ). Unused inputs must always be tied to an appropriate logic voltage level (e.g., either or ). Unused outputs must be left open. RESE T WRITE DISABLE A A WL YY WW G http://oemi.com SOIC WD DW SUFFIX CASE G PIN ASSIGNMENT Q7 A A MARKING DIAGRAM 7 99BG AWLYYWW = Assembly Location = Wafer Lot = Year = Work Week = PbFree Indicator ORDERING INFORMATION See detailed ordering and shipping information in the package dimeio section on page of this data sheet. 9 Q Q Q Q Q Q Q Semiconductor Components Industries, LLC, August, Rev. 9 Publication Order Number: MC99B/D

MC99B WRITE DISABLE A A A RESET 7 DECODER = = LATCHES 9 Q Q Q Q Q Q Q Q7 ÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎ ELECTRICAL CHARACTERISTICS (Voltages Referenced to ) Characteristic Output Voltage V in = or V in = or Input Voltage (V O =. or. ) (V O = 9. or. ) (V O =. or. ) (V O =. or. ) (V O =. or 9. ) (V O =. or. ) Level Level Level Level Output Drive Current (V OH =. ) Source (V OH =. ) (V OH = 9. ) (V OH =. ) (V OL =. ) Sink (V OL =. ) (V OL =. ) Symbol V OL V OH V IL V IH I OH I OL C C C Min Max Min.9 9.9.9. 7............9 9.9.9. 7..... Typ (Note ) Max Min Max.......... Input Current I in ±. ±. ±. ±. Adc....9 9.9.9. 7..7..9. Input Capacitance (V in = ) C in 7. pf Input Capacitance MC99B Data (pin ) (V in = ) Quiescent Current (Per Package) Total Supply Current (Notes & ) (Dynamic plus Quiescent, Per Package) (C L = pf on all outputs, all buffers switching)...... C in. pf I DD I T... I T = (. A/kHz) f + I DD I T = (. A/kHz) f + I DD I T = (. A/kHz) f + I DD Product parametric performance is indicated in the Electrical Characteristics for the listed test conditio, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditio.. Data labelled Typ is not to be used for design purposes but is intended as an indication of the IC s potential performance.. The formulas given are for the typical characteristics only at C.. To calculate total supply current at loads other than pf: I T (C L ) = I T ( pf) + (C L ) Vfk where: I T is in A (per package), C L in pf, V = ( ) in volts, f in khz is input frequency, and k =....9.... Unit madc madc Adc Adc http://oemi.com

ÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎÎ SWITCHING CHARACTERISTICS (Note ) (C L = pf, T A = C) Characteristic Output Rise and Fall Time t TLH, t THL = (. /pf) C L + t TLH, t THL = (. /pf) C L + t TLH, t THL = (. /pf) C L + Propagation Delay Time Data to Output Q Symbol t TLH, t THL t PHL, t PLH Write Disable to Output Q Reset to Output Q CE to Output Q (MC99B only) Propagation Delay Time, MC99B only Chip Enable, Write/Read to Data t PHL, t PLH Address to Data Pulse Widths Reset t w(h) t w(l) Write Disable Set Up Time Data to Write Disable Hold Time Write Disable to Data Set Up Time Address to Write Disable Removal Time Write Disable to Address t su t h t su t rem Min Typ (Note ) Max Unit. The formulas given are for the typical characteristics only at C.. Data labelled Typ is not to be used for design purposes but is intended as an indication of the IC s potential performance. 9 http://oemi.com

FUNCTION DIAGRAM RESET 9 Q WRITE DISABLE EACH LATCH A TO OTHER LATCHES ZERO SELECT Q Q A ADDRESS DECODER OTHER LATCHES Q Q Q A 7 (M.S.B.) Q Q7 Write Disable Reset TRUTH TABLE Addressed Latch Unaddressed Latches Data Q n * Data Reset Q n * Q n * Reset Reset *Q n is previous state of latch. Reset to zero state. CAUTION: To avoid unintentional data changes in the latches, Write Disable must be active (high) during traitio on the address inputs A, A, and A. http://oemi.com

SWITCHING WAVEFORMS OR WRITE DISABLE % OUTPUT Q t PLH 9% % % t PHL t THL t TLH t w(h) RESET % t PHL OUTPUT Q ADDRESS WRITE DISABLE % t su t w(l) t rem % t su t h % http://oemi.com

ORDERING INFORMATION MC99BDWG Device Package Shipping SOIC WB (PbFree) 7 Units / Rail MC99BDWRG SOIC WB (PbFree) Units / Tape & Reel NLV99BDWRG* SOIC WB (PbFree) Units / Tape & Reel For information on tape and reel specificatio, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specificatio Brochure, BRD/D. *NLV Prefix for Automotive and Other Applicatio Requiring Unique Site and Control Change Requirements; AECQ Qualified and PPAP Capable. http://oemi.com

PACKAGE DIMENSIONS SOIC WB CASE G ISSUE D X H. M B M D 9 A E h X NOTES:. DIMENSIONS ARE IN MILLIMETERS.. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y.M, 99.. DIMENSIONS D AND E DO NOT INLCUDE MOLD PROTRUSION.. MAXIMUM MOLD PROTRUSION. PER SIDE.. DIMENSION B DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE. TOTAL IN EXCESS OF THE B DIMENSION AT MAXIMUM MATERIAL CONDITION. X B. M T A S B S A B MILLIMETERS DIM MIN MAX A.. A.. B..9 C.. D.. E 7. 7. e.7 BSC H.. h.. L..9 q 7 L X e A T SEATING PLANE C SOLDERING FOOTPRINT* X.. X..7 PITCH DIMENSIONS: MILLIMETERS *For additional information on our PbFree strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ON Semiconductor and the are registered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. SCILLC ow the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC s product/patent coverage may be accessed at www.oemi.com/site/pdf/patentmarking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, coequential or incidental damages. Typical parameters which may be provided in SCILLC data sheets and/or specificatio can and do vary in different applicatio and actual performance may vary over time. All operating parameters, including Typicals must be validated for each customer application by customer s technical experts. SCILLC does not convey any licee under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applicatio intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless agait all claims, costs, damages, and expees, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. PUBLICATION ORDERING INFORMATION LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box, Denver, Colorado 7 USA Phone: or Toll Free USA/Canada Fax: 7 or 7 Toll Free USA/Canada Email: orderlit@oemi.com N. American Technical Support: 9 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 79 9 Japan Customer Focus Center Phone: http://oemi.com 7 ON Semiconductor Website: www.oemi.com Order Literature: http://www.oemi.com/orderlit For additional information, please contact your local Sales Representative MC99B/D