INTEGRATED CIRCUITS. For a complete data sheet, please also download:

Similar documents
INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:


INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

In data sheets and application notes which still contain NXP or Philips Semiconductors references, use the references to Nexperia, as shown below.

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

In data sheets and application notes which still contain NXP or Philips Semiconductors references, use the references to Nexperia, as shown below.

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

In data sheets and application notes which still contain NXP or Philips Semiconductors references, use the references to Nexperia, as shown below.

INTEGRATED CIRCUITS. For a complete data sheet, please also download:


INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:


INTEGRATED CIRCUITS. For a complete data sheet, please also download:

In data sheets and application notes which still contain NXP or Philips Semiconductors references, use the references to Nexperia, as shown below.

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

74HC393; 74HCT393. Dual 4-bit binary ripple counter

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

In data sheets and application notes which still contain NXP or Philips Semiconductors references, use the references to Nexperia, as shown below.

74LV393 Dual 4-bit binary ripple counter

In data sheets and application notes which still contain NXP or Philips Semiconductors references, use the references to Nexperia, as shown below.

74LVC823A 9-bit D-type flip-flop with 5-volt tolerant inputs/outputs; positive-edge trigger (3-State)

74HC393; 74HCT393. Dual 4-bit binary ripple counter

INTEGRATED CIRCUITS. For a complete data sheet, please also download: The IC06 74HC/HCT/HCU/HCMOS Logic Family Specifications

DATA SHEET. HEF4022B MSI 4-stage divide-by-8 Johnson counter. For a complete data sheet, please also download: INTEGRATED CIRCUITS

INTEGRATED CIRCUITS. 74LV stage binary ripple counter. Product specification 1998 Jun 23 IC24 Data Handbook

DATA SHEET. HEF4520B MSI Dual binary counter. For a complete data sheet, please also download: INTEGRATED CIRCUITS

DATA SHEET. HEF4027B flip-flops Dual JK flip-flop. For a complete data sheet, please also download: INTEGRATED CIRCUITS

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

DATA SHEET. HEF40163B MSI 4-bit synchronous binary counter with synchronous reset. For a complete data sheet, please also download:

CD74HC93, CD74HCT93. High Speed CMOS Logic 4-Bit Binary Ripple Counter. Description. Features. Pinout. Ordering Information

INTEGRATED CIRCUITS. 74LV273 Octal D-type flip-flop with reset; positive-edge trigger. Product specification 1997 Apr 07 IC24 Data Handbook

MM54HCT193 MM74HCT193 Synchronous Binary Up Down Counters

74HC General description. 2. Features. 3-to-8 line decoder, demultiplexer with address latches; inverting. Product data sheet

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

NTE74HC173 Integrated Circuit TTL High Speed CMOS, 4 Bit D Type Flip Flop with 3 State Outputs

NTE74HC109 Integrated Circuit TTL High Speed CMOS, Dual J K Positive Edge Triggered Flip Flop w/set & Reset

8-bit binary counter with output register; 3-state

DATA SHEET. HEF4031B MSI 64-stage static shift register. For a complete data sheet, please also download: INTEGRATED CIRCUITS

74LV373 Octal D-type transparent latch (3-State)

74F193 Up/Down Binary Counter with Separate Up/Down Clocks

74LV74 Dual D-type flip-flop with set and reset; positive-edge trigger

74LVC574A Octal D-type flip-flop with 5-volt tolerant inputs/outputs; positive edge-trigger (3-State)

MM74C90 MM74C93 4-Bit Decade Counter 4-Bit Binary Counter

74LVC573 Octal D-type transparent latch (3-State)

Synchronous 4 Bit Counters; Binary, Direct Reset

CD54/74HC393, CD54/74HCT393

74HC4040; 74HCT stage binary ripple counter. Each counter stage is a static toggle flip-flop.

74F393 Dual 4-bit binary ripple counter

74HC390; 74HCT General description. 2. Features and benefits. Dual decade ripple counter

74LS195 SN74LS195AD LOW POWER SCHOTTKY

74HC123; 74HCT123. Dual retriggerable monostable multivibrator with reset

DATA SHEET. HEF4534B LSI Real time 5-decade counter. For a complete data sheet, please also download: INTEGRATED CIRCUITS

74VHC161 Synchronous Presettable Binary Counter

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

8-bit serial-in/parallel-out shift register

Up/down binary counter with separate up/down clocks

MM74C150 MM82C19 16-Line to 1-Line Multiplexer 3-STATE 16-Line to 1-Line Multiplexer

MM74HC161 MM74HC163 Synchronous Binary Counter with Asynchronous Clear Synchronous Binary Counter with Synchronous Clear

UNISONIC TECHNOLOGIES CO., LTD U74HC164

Dual D Flip-Flop with Set and Reset High-Speed Silicon-Gate CMOS

NOTE: The Flatpak version has the same pinouts (Connection Diagram) as the Dual In-Line Package. *MR for LS160A and LS161A *SR for LS162A and LS163A

NTE4035B Integrated Circuit CMOS, 4 Bit Parallel In/Parallel Out Shift Register

Presettable Counters High-Performance Silicon-Gate CMOS

74HC238; 74HCT to-8 line decoder/demultiplexer

74HC257; 74HCT257. Quad 2-input multiplexer; 3-state

74HC393; 74HCT393. Dual 4-bit binary ripple counter

INTEGRATED CIRCUITS. For a complete data sheet, please also download:

MM74HC175 Quad D-Type Flip-Flop With Clear

CD74HC195. High Speed CMOS Logic 4-Bit Parallel Access Register. Features. Description. Ordering Information. PInout. [ /Title (CD74 HC195 ) /Subject

INTEGRATED CIRCUITS. 74LVC138A 3-to-8 line decoder/demultiplexer; inverting. Product specification 1998 Apr 28

MM74C93 4-Bit Binary Counter

14-stage binary ripple counter

NTE74HC299 Integrated Circuit TTL High Speed CMOS, 8 Bit Universal Shift Register with 3 State Output

Transcription:

INTEGRATED CIRCUITS DATA SEET For a complete data sheet, please also download: The IC0 74C/CT/CU/CMOS ogic Family Specifications The IC0 74C/CT/CU/CMOS ogic Package Information The IC0 74C/CT/CU/CMOS ogic Package Outlines File under Integrated Circuits, IC0 December 1990

FEATURES Two 4-bit binary counters with individual clocks Divide-by any binary module up to 28 in one package Two master resets to clear each 4-bit counter individually Output capability: standard I CC category: MSI GENERA DESCRIPTION The are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TT (STT). They are specified in compliance with JEDEC standard no. 7A. The are 4-bit binary ripple counters with separate clocks (1CP and 2 CP) and master reset (1MR and 2MR) inputs to each counter. The operation of each half of the 393 is the same as the 93 except no external clock connections are required. The counters are triggered by a IG-to-OW transition of the clock inputs. The counter outputs are internally connected to provide clock inputs to succeeding stages. The outputs of the ripple counter do not change synchronously and should not be used for high-speed address decoding. The master resets are active-ig asynchronous inputs to each 4-bit counter identified by the 1 and 2 in the pin description. A IG level on the nmr input overrides the clock and sets the outputs OW. QUICK REFERENCE DATA GND = 0 V; T amb = 2 C; t r = t f = ns TYPICA SYMBO PARAMETER CONDITIONS C CT UNIT t P / t P propagation delay C = 1 pf; V CC = V ncp to nq 0 12 ns nq to nq n+1 ns nmr to nq n 11 1 ns f max maximum clock frequency 99 3 Mz C I input capacitance 3. 3. pf C PD power dissipation capacitance per counter notes 1 and 2 23 2 pf Notes 1. C PD is used to determine the dynamic power dissipation (P D in µw): P D = C PD V 2 CC f i + (C V 2 CC f o ) where: f i = input frequency in Mz f o = output frequency in Mz (C V 2 CC f o ) = sum of outputs C = output load capacitance in pf V CC = supply voltage in V 2. For C the condition is V I = GND to V CC For CT the condition is V I = GND to V CC 1. V ORDERING INFORMATION See 74C/CT/CU/CMOS ogic Package Information. December 1990 2

PIN DESCRIPTION PIN NO. SYMBO NAME AND FUNCTION 1, 13 1CP, 2CP clock inputs (IG-to-OW, edge-triggered) 2, 12 1MR, 2MR asynchronous master reset inputs (active IG) 3, 4,,, 11, 10, 9, 8 1Q 0 to 1Q 3, 2Q 0 to 2Q 3 flip-flop outputs 7 GND ground (0 V) V CC positive supply voltage Fig.1 Pin configuration. Fig.2 ogic symbol. Fig.3 IEC logic symbol. December 1990 3

Fig.4 Functional diagram. Fig. State diagram. COUNT SEQUENCE FOR 1 COUNTER 0 1 2 3 4 7 8 9 10 11 12 13 1 COUNT OUTPUTS Q 0 Q 1 Q 2 Q 3 Fig. ogic diagram (one counter). Notes 1. = IG voltage level = OW voltage level December 1990 4

DC CARACTERISTICS FOR 74C For the DC characteristics see 74C/CT/CU/CMOS ogic Family Specifications. Output capability: standard I CC category: MSI AC CARACTERISTICS FOR 74C GND = 0 V; t r = t f = ns; C = 0 pf SYMBO t P / t P t P / t P t P PARAMETER propagation delay 41 ncp to nq 0 1 12 propagation delay nq n to nq n+1 4 propagation delay 39 nmr to nq n 11 t T / t T output transition time 19 7 t rem f max clock pulse width IG or OW master reset pulse width; IG removal time nmr to ncp maximum clock pulse frequency T amb ( C) 74C +2 40 to +8 40 to +12 min. typ. max. min. max. min. max. 80 1 80 1 30 3 17 19 7 3 1 1 30 90 107 12 2 21 4 9 8 0 28 7 1 13 100 17 100 17 28 1 31 2 11 9 17 3 30 9 19 1 1 1 4 190 38 32 70 12 210 42 3 110 22 19 UNIT TEST CONDITIONS V CC (V) 4..0 4..0 4..0 4..0 4..0 4..0 4..0 Mz 2.0 4..0 WAVEFORMS December 1990

DC CARACTERISTICS FOR 74CT For the DC characteristics see 74C/CT/CU/CMOS ogic Family Specifications. Output capability: standard I CC category: MSI Note to CT types The value of additional quiescent supply current ( I CC ) for a unit load of 1 is given in the family specifications. To determine I CC per input, multiply this value by the unit load coefficient shown in the table below. INPUT 1CP 2CP 1MR 2MR UNIT OAD COEFFICIENT 0.4 0.4 1.0 1.0 AC CARACTERISTICS FOR 74CT GND = 0 V; t r = t f = ns; C = 0 pf T amb ( C) TEST CONDITIONS 1 2 31 38 ns 4. 10 13 1 ns 4. 18 32 40 48 ns 4. 74CT SYMBO PARAMETER UNIT V WAVEFORMS +2 40 to +8 40 to +12 CC (V) min. typ. max. min. max. min. max. t P / t P propagation delay ncp to nq 0 t P / t P propagation delay nq n to nq n+1 t P propagation delay nmr to nq n t T / t T output transition time 7 1 19 22 ns 4. t rem f max clock pulse width IG or OW master reset pulse width; IG removal time nmr to ncp maximum clock pulse frequency 19 11 29 ns 4. 1 ns 4. 0 ns 4. 27 48 22 18 Mz 4. December 1990

AC WAVEFORMS (1) C : V M = 0%; V I = GND to V CC. CT: V M = 1.3 V; V I = GND to 3 V. Waveforms showing the clock (ncp) to output (1Q n,2q n ) propagation delays, the clock pulse width, the output transition times and the maximum clock frequency. (1) C : V M = 0%; V I = GND to V CC. CT: V M = 1.3 V; V I = GND to 3 V. Waveforms showing the master reset (nmr) pulse width, the master reset to output (Q n ) propagation delays and the master reset to clock (ncp) removal time. PACKAGE OUTINES See 74C/CT/CU/CMOS ogic Package Outlines. December 1990 7