74AUP1G95 TinyLogic Low Power Universal Configurable Two-Input Logic Gate (Open Drain Output)

Similar documents
74AUP1G59 TinyLogic Low Power Universal Configurable Two-Input Logic Gate (Open Drain Output)

Is Now Part of To learn more about ON Semiconductor, please visit our website at

NC7SV74 TinyLogic ULP-A D-Type Flip-Flop with Preset and Clear

NC7SP05 TinyLogic ULP Inverter (Open Drain Output)

NC7SVU04 TinyLogic ULP-A Unbuffered Inverter

NC7SZ374 TinyLogic UHS D-Type Flip-Flop with 3-STATE Output

NC7SV11 TinyLogic ULP-A 3-Input AND Gate

NC7SB3157 TinyLogic Low Voltage UHS Analog Switch 2-Channel Multiplexer/Demultiplexer (Preliminary)

SGM7SZ32 Small Logic Two-Input OR Gate

NL27WZ126. Dual Buffer with 3 State Outputs. The NL27WZ126 is a high performance dual noninverting buffer operating from a 1.65 V to 5.5 V supply.

FSUSB31 Low-Power 1-Port Hi-Speed USB 2.0 (480Mbps) Switch

Description. For Fairchild s definition of Eco Status, please visit:

SGM7SZ08 Small Logic Two-Input AND Gate

SGM7SZ00 Small Logic Two-Input NAND Gate

74VHCT74A Dual D-Type Flip-Flop with Preset and Clear

FSUSB30 Low-Power, Two-Port, High-Speed USB 2.0 (480Mbps) Switch

MM74HC244 Octal 3-STATE Buffer

MM74HCT540, Inverting Octal 3-STATE Buffer MM74HCT541, Octal 3-STATE Buffer

MM74HC595 8-Bit Shift Register with Output Latches

CD54/74AC153, CD54/74ACT153

74LCX07 Low Voltage Hex Buffer with Open Drain Outputs

Is Now Part of To learn more about ON Semiconductor, please visit our website at

MM74HC373 3-STATE Octal D-Type Latch

MM74HC175 Quad D-Type Flip-Flop With Clear

MM74HC540 MM74HC541 Inverting Octal 3-STATE Buffer Octal 3-STATE Buffer

74LCX08 Low Voltage Quad 2-Input AND Gate with 5V Tolerant Inputs

MM74HC574 3-STATE Octal D-Type Edge-Triggered Flip-Flop

NTE74HC173 Integrated Circuit TTL High Speed CMOS, 4 Bit D Type Flip Flop with 3 State Outputs

2 Input NAND Gate L74VHC1G00

MM74HC251 8-Channel 3-STATE Multiplexer

FPF1003A / FPF1004 IntelliMAX Advanced Load Management Products

TC74HC4051AP,TC74HC4051AF,TC74HC4051AFT TC74HC4052AP,TC74HC4052AF,TC74HC4052AFT TC74HC4053AP,TC74HC4053AF,TC74HC4053AFN,TC74HC4053AFT

MM74HC374 3-STATE Octal D-Type Flip-Flop

MM74HC373 3-STATE Octal D-Type Latch

USB1T20 Universal Serial Bus Transceiver

74LCX06 Low Voltage Hex Inverter/Buffer with Open Drain Outputs

MM74HC573 3-STATE Octal D-Type Latch

NTE74HC299 Integrated Circuit TTL High Speed CMOS, 8 Bit Universal Shift Register with 3 State Output

Dual 4-Input AND Gate

2-input AND gate with open-drain output. The 74AHC1G09 is a high-speed Si-gate CMOS device.

MM74HC00 Quad 2-Input NAND Gate

74LCX760 Low Voltage Buffer/Line Driver with 5V Tolerant Inputs and Open Drain Outputs

CD54HC11, CD74HC11, CD54HCT11, CD74HCT11

Hex inverting Schmitt trigger with 5 V tolerant input

FPF2498 Adjustable OVP with 28 V Input OVT Load Switch

MM74HC157 Quad 2-Input Multiplexer

MM74HC151 8-Channel Digital Multiplexer

XC7SET General description. 2. Features. 3. Applications. Ordering information. Inverting Schmitt trigger

MM74HCT540 MM74HCT541 Inverting Octal 3-STATE Buffer Octal 3-STATE Buffer

MM74C00 MM74C02 MM74C04 Quad 2-Input NAND Gate Quad 2-Input NOR Gate Hex Inverter

UNISONIC TECHNOLOGIES CO., LTD

The 74HC21 provide the 4-input AND function.

Triple 3-Input NOR Gate

NLSV2T Bit Dual-Supply Inverting Level Translator

MM74HC08 Quad 2-Input AND Gate

MM74HC154 4-to-16 Line Decoder

74VHC00 Quad 2-Input NAND Gate

74LCX27 Low Voltage Triple 3-Input NOR Gate with 5V Tolerant Inputs

74ACT825 8-Bit D-Type Flip-Flop

UNISONIC TECHNOLOGIES CO., LTD

MM74HC175 Quad D-Type Flip-Flop With Clear

74LCX16374 Low Voltage 16-Bit D-Type Flip-Flop with 5V Tolerant Inputs and Outputs

LNTA4001NT1G S-LNTA4001NT1G. Small Signal MOSFET 20 V, 238 ma, Single, N-Channel, Gate ESD Protection LESHAN RADIO COMPANY, LTD.

MM74HC32 Quad 2-Input OR Gate

CD54/74HC147, CD74HCT147. High Speed CMOS Logic 10-to-4 Line Priority Encoder. Features. [ /Title (CD74 HC147, CD74 HCT14 7) /Subject

CD54HC257, CD74HC257, CD54HCT257, CD74HCT257

74HC1GU04GV. 1. General description. 2. Features. 3. Ordering information. Marking. 5. Functional diagram. Inverter

Temperature range Name Description Version XC7SET32GW 40 C to +125 C TSSOP5 plastic thin shrink small outline package; 5 leads; body width 1.

74LCX16374 Low Voltage 16-Bit D-Type Flip-Flop with 5V Tolerant Inputs and Outputs

Schmitt-Trigger Inverter/ CMOS Logic Level Shifter

MM74C00 MM74C02 MM74C04 Quad 2-Input NAND Gate Quad 2-Input NOR Gate Hex Inverter

CD74HC221, CD74HCT221

INTEGRATED CIRCUITS. 74LVC138A 3-to-8 line decoder/demultiplexer; inverting. Product specification 1998 Apr 28

74HC1G125; 74HCT1G125

74VHC244 Octal Buffer/Line Driver with 3-STATE Outputs

2-input EXCLUSIVE-OR gate

UNISONIC TECHNOLOGIES CO., LTD U74HC14

CD40106BC Hex Schmitt Trigger

74ALVC bit dual supply translating transciever; 3-state. This device can be used as two 8-bit transceivers or one 16-bit transceiver.

MM74HC139 Dual 2-To-4 Line Decoder

NTE74HC109 Integrated Circuit TTL High Speed CMOS, Dual J K Positive Edge Triggered Flip Flop w/set & Reset

MM74HCT573 MM74HCT574 Octal D-Type Latch 3-STATE Octal D-Type Flip-Flop

74VHC00 Quad 2-Input NAND Gate

74LCX112 Low Voltage Dual J-K Negative Edge-Triggered Flip-Flop with 5V Tolerant Inputs

Quad bus transceiver; 3-state. The output enable inputs (OEA and OEB) can be used to isolate the buses.

CD54/74HC32, CD54/74HCT32

CD54/74HC30, CD54/74HCT30

74LVX74 Low Voltage Dual D-Type Positive Edge-Triggered Flip-Flop

MM74C906 Hex Open Drain N-Channel Buffers

74LCXH Low Voltage 16-Bit D-Type Flip-Flop with Bushold and 26Ω Series Resistors in Outputs

74VHC273 Octal D-Type Flip-Flop

74HC General description. 2. Features. Octal D-type flip-flop; positive-edge trigger; 3-state; inverting

CD54/74HC367, CD54/74HCT367, CD54/74HC368, CD74HCT368

74VHC125 Quad Buffer with 3-STATE Outputs

CD54/74HC393, CD54/74HCT393

74VHC153 Dual 4-Input Multiplexer

MM74HC138 3-to-8 Line Decoder

74LVX374 Low Voltage Octal D-Type Flip-Flop with 3-STATE Outputs

MM74C14 Hex Schmitt Trigger

Temperature range Name Description Version 74LVC74AD 40 C to +125 C SO14 plastic small outline package; 14 leads;

Transcription:

74UPG9 TinyLogic Low Power Universal onfigurable Two-Input Logic Gate (Open Drain Output) Features 0.8 V to.6 V V Supply Operation.6 V Over-Voltage Tolerant I/Os at V from 0.8V to.6 V Extremely High Speed tpd -. ns: Typical at. V Power-Off High-Impedance Inputs and Outputs Low Static Power onsumption - I =0.9 µ Maximum Low Dynamic Power onsumption - PD =.0 pf Typical at. V Ultra-Small MicroPak Packages Ordering Information Description September 0 The 74UPG9 is a universal, configurable, two-input logic gate with an open-drain output that provides a high-performance and low-power solution for batterypowered portable applications. This product is designed for a wide low voltage operating range (0.8 V to.6 V) and guarantees very low static and dynamic power consumption across the entire voltage range. ll inputs are implemented with hysteresis to allow for slower transition input signals and better switching noise immunity. The 74UPG9 provides for multiple functions, as determined by various configurations of the three inputs. The potential logic functions provided are MUX, ND, OR, NND, NOR, inverter, and buffer (see Figure through Figure 8). Part Number Top Mark Package Packing Method 74UPG9L6X N 6-Lead, MicroPak,.0 mm Wide 000 Units on Tape & Reel 74UPG9FHX N 6-Lead, MicroPak, x mm ody,. mm Pitch 000 Units on Tape & Reel 74UPG9 Rev..0.

Pin onfiguration Pin Definitions Function Table Figure. 6 4 V MicroPak (Top Through View) Pin # Name Description Data Input Ground Data Input 4 Output (Open Drain) V Supply Voltage 6 Data Input Inputs =Output L L L L L L H L L H L H ( L H H H () H L L L H L H H () H H L L H H H H () H = HIGH Logic Level L = LOW Logic Level Note:. High impedance output state, open drain. Function Selection Table -Input Logic Function onnection onfiguration -to- MUX Figure -Input ND Gate Figure -Input OR Gate with One Inverted Input Figure 4 -Input NND Gate with One Inverted Input Figure 4 -Input ND Gate with One Inverted Input Figure -Input NOR Gate with One Inverted Input Figure -Input OR Gate Figure 6 Inverted Figure 7 uffer Figure 8 74UPG9 Rev..0.

Logic onfigurations Figure through Figure 8 show the logical functions that can be implemented using the 74UPG9. The diagrams show the DeMorgan s equivalent logic duals for a given two-input function. The logical V implementation is next to the board-level physical implementation of how the pins should be connected. 6 6 4 4 Notes:. When is L, =.. When is H, =. Figure. -to- MUX Figure. -Input ND Gate 6 4 V Figure 4. -Input OR Gate with One Inverted Input -Input NND Gate with One Inverted Input 6 4 V 6 4 V V Figure. -Input ND Gate with One Inverted Input -Input NOR Gate with One Inverted Input Figure 6. -Input OR Gate Figure 7. Inverter 6 4 V 6 4 V Figure 8. uffer 74UPG9 Rev..0.

bsolute Maximum Ratings Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only. Symbol Parameter Min. Max. Unit V Supply Voltage -0. 4.6 V V IN D Input Voltage -0. 4.6 V V OUT () D Output Voltage -0. 4.6 V I IK D Input Diode urrent V IN < 0 V -0 m I OK D Output Diode urrent V OUT < 0 V -0 m I OL D Output Sink urrent +0 m I or I D V or Ground urrent per Supply Pin ±0 m T STG Storage Temperature Range -6 +0 T J Junction Temperature Under ias +0 T L Junction Lead Temperature, Soldering 0s +60 P D ESD Power Dissipation at +8 MicroPak -6 0 MicroPak -6 0 Human ody Model, JEDE:JESD-4 4000 harged Device Model, JEDE:JESD-0 000 Note:. I O absolute maximum rating must be observed. Recommended Operating onditions () The Recommended Operating onditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to bsolute Maximum Ratings. Symbol Parameter ondition Min. Max. Unit V Supply Voltage 0.8.6 V V IN Input Voltage 0.6 V V OUT Output Voltage 0.6 V I OL Output urrent V =.0 V to.6 V ±4.0 V =. V to.7 V ±. V =.6 V to.9 V ±.9 V =.4 V to.6 V ±.7 V =. V to. V ±. mw V =0.8 V ±0.0 µ T Operating Temperature, Free ir -40 +8 V m θ J Thermal Resistance MicroPak -6 00 MicroPak -6 60 Note:. Unused inputs must be held HIGH or LOW. They may not float. /W 74UPG9 Rev..0. 4

D Electrical haracteristics Symbol Parameter V ondition V P V N V H V OL I IN I OFF ΔI OFF I ΔI Positive Threshold Voltage Negative Threshold Voltage Hysteresis Voltage LOW Level Output Voltage Input Leakage urrent Power Off Leakage urrent dditional Power Off Leakage urrent Quiescent Supply urrent Increase in I per Input T = T =-40 to 8 Min. Max. Min. Max. 0.80 0.0 0.60 0.0 0.60.0 0. 0.90 0. 0.90.40 0.74. 0.74..6 0.9.9 0.9.9.0.7.77.7.77.00.88.9.88.9 0.80 0.0 0.60 0.0 0.60.0 0.6 0.6 0.6 0.6.40 0.9 0.7 0.9 0.7.6 0.47 0.84 0.47 0.84.0 0.69.04 0.69.04.00 0.88.4 0.88.4 0.80 0.07 0.0 0.07 0.0.0 0.08 0.46 0.08 0.46.40 0.8 0.6 0.8 0.6.6 0.7 0.66 0.7 0.66.0 0. 0.9 0. 0.9.00 0.79. 0.79. 0.80 V.60 I OL =0 µ 0.0 0.0.0 V.0 I OL =. m 0.0 x V 0.0 x V.40 V.60 I OL =.7 m 0. 0.7.6 V.9 I OL =.9 m 0. 0..0 V.70 I OL =. m 0.44 0.4.70 V.60 I OL =4.0 m 0.44 0.4 0V to.6v 0 V IN.6 V ±0. ±0. µ 0V 0V to 0.V 0.8V to.6v 0 (V IN,V O ).6 V V IN or V O =0 V to.6 V Unit 0. 0.6 µ 0. 0.6 µ V IN - V or 0. 0.9 V V IN.6 V ±0.9.V V IN =V -0.6 V 40.0 0.0 µ V V V V µ 74UPG9 Rev..0.

Electrical haracteristics T = T =-40 to 8 Symbol Parameter V ondition Unit Min. Typ. Max. Min. Max 0.80 0.0 V.0.0 0. 8.9.0 9.9 L = pf, Propagation.40 V.60 R t PZL, t U =R D = KΩ.0 6.6.4.0. PLZ Delay.6 V.9 V I = x (V ).0 6. 8.7.0 9.7 (see Figure 9).0 V.70.0 4.7 6.9.0 7. IN OUT PD Input apacitance Output apacitance Power Dissipation apacitance.00 V.60.0 4.6 6.8.0 7.4 0 0.8 pf 0.7 pf 0.80.0.0 V.0..40 V.60 V IN =0 V or V,..6 V.9 f=0 MHz.4.0 V.70.8.00 V.60 4.4 pf 74UPG9 Rev..0. 6

Loadings and Waveforms Notes: 4. L includes load and stray capacitance.. Input PRR =.0 MHz, t W = 00 ns. Symbol Figure 9. Figure 0. Test ircuit Waveforms V. V ± 0. V. V ± 0. V.8 V ± 0. V. V ± 0.0 V. V ± 0.0 V 0.8 V V mi V / V / V / V / V / V / V mo V OL + 0. V V OL + 0. V V OL + 0. V V OL + 0. V V OL + 0. V V OL + 0. V 74UPG9 Rev..0. 7

Physical Dimensions X 0.0 0.0 PIN IDENTIFIER DETIL (0.0) 6X 0.MX.4 TOP VIEW.0 0. OTTOM VIEW X 0.0.00 0. 0. Notes:. ONFORMS TO JEDE STNDRD M0- VRITION UD. DIMENSIONS RE IN MILLIMETERS. DRWING ONFORMS TO SME 4.M-994 4. FILENME ND REVISION: M06REV4. PIN ONE IDENTIFIER IS X LENGTH OF N OTHER LINE IN THE MRK ODE LOUT. Figure. (0.4) 6X 0. 0. 0.40 0.0 0.0 0.00 0.0 (0.49) X (0.) X PIN 0.0 0.0 X X (0.) 4X 0.07 X 4 HMFER 6-Lead, MicroPak,.0 mm Wide () (0.0) 6X REOMMENED LND PTTERN 0.0 0.00 6X 0.40 0.0 (0.7) 0.4 0. DETIL PIN TERMINL Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild s worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products. lways visit Fairchild Semiconductor s online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/. Tape and Reel Specifications Please visit Fairchild Semiconductor s online packaging area for the most recent tape and reel specifications: http://www.fairchildsemi.com/products/logic/pdf/micropak_tr.pdf. Package Designator Tape Section avity Number avity Status over Type Status Leader (Start End) (Typical) Empty Sealed L6X arrier 000 Filled Sealed Trailer (Hub End) 7 (Typical) Empty Sealed 74UPG9 Rev..0. 8

Physical Dimensions X X 0. 0. NOTES: 0.0 PIN MIN 0uM (0.08) 4X DETIL 0..00 TOP VIEW SIDE VIEW 6 4 OTTOM VIEW.00. OMPLIES TO JEDE MO- STNDRD. DIMENSIONS RE IN MILLIMETERS.. DIMENSIONS ND TOLERNES PER SME 4.M, 994 D. LNDPTTERN REOMMENDTION IS SED ON FS DESIGN. E. DRWING FILENME ND REVISION: MGF06REV Figure. 0.MX 0.60 0.09 0.9 (0.08) 4X X 0.0 6X 0.0 0.0.0 X 0.40 X 0.4 X 0. X 0.7 0.07X4 HMFER (0.0) 6X 0.89 0. 6X 0.9 0.0 6X 0.66 REOMMENDED LND PTTERN FOR SPE ONSTRINED P 0.90 0. 0.7 LTERNTIVE LND PTTERN FOR UNIVERSL PPLITION 0.40 0.0 DETIL PIN LED SLE: X 6-Lead, MicroPak, x mm ody,. mm Pitch Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild s worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products. lways visit Fairchild Semiconductor s online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/. Tape and Reel Specifications Please visit Fairchild Semiconductor s online packaging area for the most recent tape and reel specifications: http://www.fairchildsemi.com/packaging/micropk_6l_tr.pdf. Package Designator Tape Section avity Number avity Status over Type Status Leader (Start End) (Typical) Empty Sealed FHX arrier 000 Filled Sealed Trailer (Hub End) 7 (Typical) Empty Sealed 74UPG9 Rev..0. 9

74UPG9 Rev..0. 0