TEST INTERFACE PORT 7,3. Schematics

Similar documents
ZCRMZN00100KITG. Crimzon Development Board Kit. Product User Guide. Introduction. Kit Contents. Applying Power to Development Board

SVS 5V & 3V. isplsi_2032lv

ISA INTERFACE & POWER SELECTION Size Document Number Rev Custom. XR82C684 EVAL BOARD 1.2 Date: Monday, August 13, 2007 DO NOT INSTALL CON_AT62B

CLKOUT CLKOUT VCC CLKOUT RESOUT OSCOUT ALE TEST AD0 66 AD2 INT0 INT0 AD INT1 AD INT2/INTA0 AD5 AD7 AD7 INT AD8 AD8 AD10

RETICLE 2 NORTH SW2 DPDT SOUTH. LM339A TxD1 Out 11 U2D DEC PULSE 1 FOCUSER-2 3.0V 17 CCD EAST U2A AUX -6 FOCUSER-2 FOCUSER SW1 DPDT

3V3 DECOUPLING DS90LV018A MCLKTON 4U7/10V +/-10% C196 +/-10% LCLK1IN+ NMCLKTON SK18 74LS123 MULTI +/-5% C N C94 10N

RSC CHIP VDD P05 P03 P01 P04 VDD GND PWM0 AVDD VDD AVDD P0-2 P0-5 P0-1 P0-6 P0-4 P0.3 GND P00. Y1 3.58MHz P00 P01 AGND P01 P00 P02 P02 P07 P0-0 P0-7

Small Gage Pressure Sensor

AN10249 SC16C752/SC16C752B/ SC16C2550/SC16C2550B ISA bus hardware interface example

MT9V128(SOC356) 63IBGA HB DEMO3 Card

core Tiny6410.sch DM9000 DM9000-etc.sch AC97 AC97-etc.sch USB HUB USB-HUB.sch Tiny6410SDK 1103

CD-DET TP5_CS- LCDPWR RFPWR CHPD5 GP05 GP25 RST5 L13 D12 D11 D10 LCD_MISO LCD5_MOSI LCD5_SCK SD5_CS- LCD_MISO LCD5_MOSI LCD5_SCK SD5_CS-

Small, Gauge Pressure Sensor

Headers for all pins sorted by pin no. (unpopulated) TSX-1001 Cortex-M0. Oscillator 44MHz

Low Pressure Sensor Amplified Analog Output SM6295-BCM-S

Renesas Starter Kit for RL78/G13 CPU Board Schematics

HF SuperPacker Pro 100W Amp Version 3

Small Absolute Pressure Sensor

JS3 VDDA PTA7/KBD7. Jmp VSSA PTA6/KBD6 PTA5/KBD5 PTA4/KBD4 PTA3/KBD3 PTA2/KBD2 PTA1/KBD1 33 FP-1 PTA0/KBD0 VSSAD PTC3 VDDAD

Am186CC and Am186CH POTS Line Card

Revisions. 2 Notes. 4 FXLC95000CL / MCU Circuit 5 Power and Battery Charger Circuit. KITFXLC95000EVM Drawn by:

Revisions. TWR-LCD-RGB Drawn by: Initial Release 15-JUL-11

3JTech PP TTL/RS232. User s Manual & Programming Guide

Package Type. IXDD614PI 8-Pin DIP Tube 50 OUT 8-Lead Power SOIC with Exposed Metal Back Tube 100

#1 10P/DIL NORTH #3 #3 #3 #3 #3 #3 #3 #3 R198 RES0603 RES0603 DNP DNP DNP RES0603 RES0603 RES SDI_N 3-SDO_N 3-ALERT_N 3-CS_N 3-SCLK_N 3-CONV_N

OEM Silicon Pressure Die

CP2102 TESTAMATIC SYSTEMS POWER 5V TO 3.3V SECTION PINOUT CHECK DECOUPLING CAPACITORS. Btype USB connector TSPL_PPS_1 2.2

AS1117M3 or LM1117MPX-ADJ REG_VDD ADJ. C20 0.1uF U6. + C57 10uF R K 1% GND 3.92K 1%

8V Title SCHEMATIC, 8V89317EVB REV A. Date: Friday, June 14, Power Supply. XTAL Interface. 12.8MHz TCXO/OCXO LED Status IN1 OUT1

3 Different test points used in design: TPx - Test point pad. TPHx - Through Hole Pad Large (for standard 0.1" header). Also used on IO Matrix (IOMx)

SYMETRIX INC th Avenue West Lynnwood, WA USA REV: DATE:

SY10/100EL11V. General Description. Precision Edge. Features. Pin Names. 5V/3.3V 1:2 Differential Fanout Buffer. Revision 10.0

DISPLAY 1 DISPLAY 2 a. a b. a f. a f. b g. c d. c d. 16 x 2 HD44780 BASED ALPHANUMERIC DISPLAY LCD 16 X 2

THE UNIVERSITY OF NEWCASTLE University Drive Callaghan NSW 2308 Australia

I D T A = +25 C. Part Number Case Packaging DMC4029SK4-13 TO ,500/Tape & Reel

SDT800-STR. Description. Features. Agency Approvals. Applications. Absolute Maximum Ratings. Schematic Diagram. Ordering Information


AP Pin Assignments. Description. Features UNIVERSAL DC/DC CONVERTER AP34063 SO-8. PDIP-8 ( Top View ) ( Top View )

CPC3730CTR. 350V N-Channel Depletion-Mode FET (SOT-89) INTEGRATED CIRCUITS DIVISION

2 Notes 3 MC9S08LG32CLK 4 Touch Sensors 1 5 Touch Sensors 2 6 Power 7 OSBDM 8 USB COM

LV5217GP. Specifications. Bi-CMOS IC 3ch LED Driver. Absolute Maximum Ratings at Ta = 25 C. Ordering number : ENA0833A.

AS1117M3 or LM1117MPX-ADJ ADJ. C20 0.1uF + C56. + C57 10uF. 10 uf R K 1% R18 GND 10.0K 1%

SM98A Harsh Media Backside Absolute Pressure Series

REVISION HISTORY DESCRIPTION INITIAL SCHEMATIC AIY REMOVED ANALOG SWITCHES CHANGED FEEDBACK

SN54HC273, SN74HC273 OCTAL D-TYPE FLIP-FLOPS WITH CLEAR SCLS136B DECEMBER 1982 REVISED MAY 1997

Realtek Semiconductor Corp. Title RTL8213(M)_FHG_V1.0

KEIm Baseboard. PAGE DESCRIPTION 1 Block Diagram, History 2 SoM Connector. 3 LCD Connector. 4 Ethernet. 5 UART 6 Analog 7 Peripheral 8 Power

For max 243 R2OUT is low when R2IN is disconnected enabling the MAX 489 (RS-485) This will not work if MAX232 is used!

Medium Pressure Sensor Analog Output

GR16. Technical Manual. 10 M SPS, 16-bit Analog Signal Digitizer up to 8MB FIFO

SN54HC42, SN74HC42 4-LINE TO 10-LINE DECODERS (1 of 10)

Through Hole Transformers, Pulse, Trigger Type

PINNING - TO220AB PIN CONFIGURATION SYMBOL. tab

PHOTOVOLTAIC SOLID-STATE RELAY OPTOCOUPLERS

Intel Edison. 7V to 15V Brick Power Supply. 4.4V power supply and battery recharger UART 1 USB 0TG. EDISON BREAKOUT BOARD Title Title page

V N (8) V N (7) V N (6) GND (5)

200mA, 30V Schottky Barrier Diode

Grabber. Technical Manual

F102 1/4 AMP +240 VDC SEE FIGURE 5-14 FILAMENT AND OVEN CKTS BLU J811 BREAK-IN TB103 TO S103 TRANSMITTER ASSOCIATED CAL OFF FUNCTION NOTE 2 STANDBY

Gate Protection Diode. Part Number Case Packaging DMP3018SSS-13 SO-8 2,500/Tape & Reel

Bottom View. Part Number Case Packaging DMP1005UFDF-7 U-DFN (Type F) 3,000/Tape & Reel DMP1005UFDF-13 U-DFN (Type F) 10,000/Tape & Reel

COVER PAGE, TOP 04 ~ 05 VGA, LED, 7SEGMENT

DO NOT POPULATE FOR 721A-B ASSY TYPE

SN54HC138, SN74HC138 3-LINE TO 8-LINE DECODERS/DEMULTIPLEXERS

1K21 LED GR N +33V 604R VR? 1K0 -33V -33V 0R0 MUTE SWTH? JA? T1 T2 RL? +33V 100R A17 CB? 1N N RB? 2K0 QBI? OU T JE182 4K75 RB? 1N914 D?

MSP430F16x Processor

AD2_BUSY AD2_DIN AD2_DOUT AD2_/CS AD1_/CS AD1_DOUT AD1_DIN AD_SCLK AD_CCLK AD_OSC_EN AD1_BUSY AD_CONVERT GNDIO - P115

Sirius-Rx-232. Sirius-Tx-232. SIRIUS-Rx. STATUS Prog RC-5. SIRIUS-Rx. Prog RCA-5 DAB-SDA DAB-SCL STAYUS AM-SMETER POWER-ON POWER-ON CE-PLL

NPN/PNP transistor pair connected as push-pull driver in a SOT457 (SC-74) Surface-Mounted Device (SMD) plastic package.

PC Card (PCMCIA) Interface Switch

L13X DAUGHTER CARDS TABLE OF CONTENTS REV SL NO. TABLE OF CONTENTS VERSION VERSION HISTORY BLOCK DIAGRAM 4 UART-0 INTERFACE

P300. Technical Manual

PCLKS SYNCHS PDATS[3:0] PCODES[3:0] STATCLKS CMDCLKS PCLKW SYNCHW PDATW[3:0] PCODEW[3:0] Sheet_2 CMDCLKS STATCLKW CMDDATW STATDATW PDACK[1:0]

S S. Top View Bottom View

2N7002. Features and Benefits. Product Summary. Description and Applications. Mechanical Data. Ordering Information (Note 5) Marking Information

34A 32A. Part Number Case Packaging DMT10H015LCG-7 V-DFN (Type B) 2,000/Tape & Reel DMT10H015LCG-13 V-DFN (Type B) 3,000/Tape & Reel

[1] [1] C7 10nF. C4 10nF SCL [2] SDA [2] CS_SD PWR_PRSNT [4] INT_BTN0 [2] INT_BTN1 [2] LOADER_EN [4] [1] TXLED [1] J11 [1] RST +3V3 RST

SN54HC153, SN74HC153 DUAL 4-LINE TO 1-LINE DATA SELECTORS/MULTIPLEXERS

Generated by Foxit PDF Creator Foxit Software For evaluation only.

Logic Configuration Part Number Package Type Packing Method Quantity. IX4423N 8-Pin SOIC Tube 100 IX4423NTR 8-Pin SOIC Tape & Reel 2000

Q11 Q12 BF423 BF422 BF422 Q5 BC184L R39 5K6 Q15 BF422 R59 39K C28 C30 100UF 100NF R40 1K5 C23 100NF R38 R36 220K Q13 BF422 Q14 BF423 R71 47R

Through Hole Transformers, Pulse, Trigger Type


Top View. Internal Schematic. Part Number Case Packaging DMT10H025SSS-13 SO-8 2,500/Tape & Reel

FEATURES SYMBOL QUICK REFERENCE DATA

C uF T16 VDD T15 TMS TMS MCU_PORT_VDD T14 TDO TDO T13 JCOMP JCOMP PF3 T12 PF3 T11 VDDE3 5.0V PF4 T10 PF4 PJ5 PJ5 PF6 PF6 PF9 PF9 5.0V 5.

SN54HC259, SN74HC259 8-BIT ADDRESSABLE LATCHES

-202mA. Pin 1 D1. Diode. Part Number Case Packaging DMC21D1UDA-7B X2-DFN ,000/Tape & Reel

Revisions. TRK-KEA128 Drawn by: Nov Original Release A. INZUNZA

n

8-BIT RIPPLE COUNTER SY10E137 SY100E137 DESCRIPTION FEATURES PIN NAMES

EDP-AM-DIO54 Digital IO Module User Manual. This document contains information on the DIO54 digital IO module for the RS EDP system.

Dual 3-channel analog multiplexer/demultiplexer with supplementary switches

Dual High-Voltage Trench MOS Barrier Schottky Rectifier

Reference Schematic for LAN9252-SPI/SQI+GPIO16 Mode

SEE PAGE 2 FOR BRUSH MOTOR WIRING SEE PAGE 3 FOR MANUFACTURER SPECIFIC BLDC MOTOR WIRING EXAMPLES EZ SERVO EZSV17 WIRING DIAGRAM FOR BLDC MOTOR

April 2004 AS7C3256A

IX4340NE. Automotive Grade 5-Ampere, Dual Low-Side MOSFET Driver INTEGRATED CIRCUITS DIVISION. Features. Description. Applications

NDS8947 Dual P-Channel Enhancement Mode Field Effect Transistor

PCI9054RDK-860 BLOCK DIAGRAM

Transcription:

Table Of ontents Page : over.sh Page : Inputs.SH Page : MH.SH Page : Ports.SH Page : isplays.sh Page : atainfo.sh Page : thernet.sh Page : ebug.sh TST INTRF PORT, Schematics RV. Sheet : Removed K pull down on N. hanged resistor values of R and R. dded a Schottky arrier Rectifier to power supply circuit. Sheet : dded TRST net to MH. Sheet : hanged resistor R form K to ohm. Sheet : hanged resistors R - R from K to K. Sheet : Ground VSS on U. dded k pull up resistor to IOHRY signal. Sheet : hanged SW_IRQ# nodename to MIN_IRQ. dvanced Micro evices, Inc. ("M") reserves the right to discontinue its products, or make changes in its products, at any time without notice. The information in this publication is believed to be accurate at the time of publication, but M makes no representations or warranties with respect to the accuracy or completeness of the contents of this publication or the information contained herein, and reserves the right to make changes at any time, without notice. M disclaims responsibility for any consequences resulting from the use of the information included in this publication. This publication neither states nor implies any representations or warranties of any kind, including but not limited to, any implied warranty of merchantability or fitness for a particular purpose. M s products are not designed, intended, authorized or warranted for use as components in systems intended for surgical implant into the body, or in other applications intended to support or sustain life, or in any other application in which the failure of M s product could create a situation where personal injury, death, or severe property or environmental damage may occur. M assumes no liability whatsoever for claims associated with the sale or use (including the use of engineering samples) of M products except as provided in M s Terms and onditions of Sale for such product. RV. Sheet : Replace H OR gate with H N gate. Removed pull down resistor R - R from shared interrupt signals. dded a pull up resistor to the PRINT signal. Sheet : dded a pull up resistor to the PM signal. while making the existing pull down resistor an optional populate resistor. Sheet : Routed IOHRY and TIPFLHS# nets to debug header opyright dvanced Micro evices, Inc. ll Rights Reserved () dvanced Micro evices, Inc. () - Note: Unless otherwise stated the resistors are a package and % Tol. Note: Unless otherwise stated the capacitors are a package and % Tol. NOT: n asterisk (*) in front of a resistor or capacitor value indicates a non populated component.. en White lvd. ustin, TX M Proprietary/ll Rights Reserved Size ocument Number Rev over.sh. ate: Thursday, pril, Sheet of

V V V V [:] U + uf S, V O# V O# V O# V O# V T T Y T Y T Y T Y T Y T Y T Y T Y T Y T Y - ** NOT ** T[:] T Y T Y Target boards should T Y use a pull down resistor on pin or a pull up T Y resistor on pin, for T Y auto detect of the TIP Y being active T[:] GN GN GN GN GN GN GN GN T[:] TI TGGR T[:] P T T T T G# G# T T V IR# IR# T T T T V T GN GN T T T U T T T T IR V T T IR V V T GN GN T G# V T T G# T T T V T T T T R K TIPSL# T TIPSL TN TN N N TR# TR# R K R# R# TWR # TWR # TS TS S S T NTIRQ MIN_IRQ T PRINT HRST# T SRINT TRST T SRINT FLSHR# T IOHRY FLSH T SL FLSHS# T V XTFLHS# T SL V R K MP - R K R K RK R K GN GN GN GN GN GN GN GN HRST# [:] uf S, V + HV TI TGGR V NOT: R V external power supply is MIN_IRQ required to provide V to the R K TIP board. ut a host board.m JP must be properly connected to the TIP before the external U supply is allowed to power the UJMP SW board. UINPOS V+ IN- HRST# IN+ HYST V- RF R GN OUT FSMJ LINR LTMS.M OMPRTOR R Power Supply ircuit HV HV V R K OMPROUT P TRST FLSHR# FLSH TIPFLHS# SW_INTRP# LTOUT U SLV SHUNT NTR SW_INTRP# KYON KL-- POWR ONN V IN IN G G Vs S S GN LINR LT MOSFT RIVR V () dvanced Micro evices, Inc. () - RV R K V. en White lvd. ustin, TX M Proprietary/ll Rights Reserved U SW FT FT G G S S /N FSMJ Temic SiY MOSFT (N-HN) Size ocument Number Rev Inputs.SH. T lcoswitch FSMJ arrel onnector LTOUT ate: Friday, pril, Sheet of

V V RV. PRINT NTIRQ U TP_IRQ SRINT Y SRINT Y MIN_IRQ V V NOT: Use of IRQ s on the TIP board have been configured for LVL TRIGGR HIGH. V R K U [:] U SW_IRQ I/O I/O G# I/O I/O IR# I/O I/O SRS# I/O I/O SRS# I/O I/O PRS# I/O I/O LN I/O I/O LRS I/O I/O LR/W I/O I/O LLK I/O I/O LO# I/O I/O HRLTLK I/O I/O HRLTO# I/O I/O HRFO# I/O I/O HXS# I/O I/O HXS# I/O I/O HXS# I/O I/O HXS# I/O I/O IPSWO# [:] I/O I/O IOSPR I/O I/O SP IOSPR SP I/O IOSPR TRST SP I/O I/O I/LK I/O [:] I/O I/O I/O I/O I/O I/O I/O I/O I/O NOT: R# I/O I/O O NOT US PIN of the MH it is not an available pin. It is used internally by the MH. I/LK I/O N I/LK I/O S I/O I/O V TIPFLHS# I I/O FLSHR# I/O P FLSH I TK SL I/O TK TMS I/O TMS SW_INTRP# TI I/O TI SLIT TO I/LK TO NL LOW NL TRST TRST R K M -U GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN V V V V V V V V V R K R K GN V Philips H GN V VNTIS MH-/-Y MH- H () dvanced Micro evices, Inc. () -. en White lvd. ustin, TX M Proprietary/ll Rights Reserved Size ocument Number Rev MH.SH. ate: Friday, pril, Sheet of

RV. With these resistors populated the serial port is in configuration. NOT: This is the default configuration of the TIP board. Parallel onnector R R R U PRINT PRST# PRS# PM TRI ST# PRF# NIRQ PM F# PRRR# [:] NIRQ RR# PRNIT# INT INIT# PRSLIN# S# SLIN# PRP SR_ P PRP SR_ P PRP P PRP V P PRP P PRP [:] P SW PRP R P PRP P K SR_ PRK# SWHIGH SF SR_ K# PRUSY MP - SLIT SR_ USY PRP SWL OW P PRSLT SR_ IOW# SLT omponent R K RST# IOR# SR_# SRIL ONFIGURTION side view RST# # SR_TR# LK TR# SR_SOUT With these resistors populated O SOUT SR_TS# the serial port is in configuration. R# TS# SR_SIN INT SIN NOT: This is the default configuration SR_RTS# of the TIP board. SRINT RXRY# RTS# SR_SR# TXRY# SR# SR_RI# SRS# S# RI# U R P SR_# #_T #_ INT # SR_TR# R SRINT ROUT RIN TR#_T TR#_ RXRY# TR# R SR_SOUT TIN TOUT SOUT_T SOUT_ TXRY# SOUT R SRS# SR_TS# TIN TOUT TS#_T TS#_ S# TS# R SR_SIN ROUT RIN SIN_T SIN_ V SIN R SR_RTS# ROUT RIN RTS#_T RTS#_ RTS# R SR_SR# SR#_T SR#_ V SR# SR_RI# TIN TOUT R ROUT RIN RI# RMRST V RI# TIN TOUT V V ROUT RIN GN SRVM SRP GN R V- + R MP - Serial onnector GN TRST U N# TI TLFN S SRM V SRP - + SRVP V+ SRM - GN V U R P #_T R #_ ROUT RIN TR#_T R TR#_ TIN TOUT SOUT_T R SOUT_ V Y TIN TOUT TS#_T R TS#_ ROUT RIN SIN_T SIN_ O V R ROUT RIN RTS#_T R RTS#_ LKMHZ SR#_T SR#_ GN OUT TIN TOUT R ROUT RIN RI# RMRST LIPTK -.M TIN TOUT ROUT RIN SRP R V- + MP - SRVM NOT: T SRIL ONFIGURTION R N# S SRM V To configure as T serial port, the SRP - resistors must be removed then + SRVP V+ the below resistor must me populated. HRST# SRM - GN V #_T R #_ SR#_T R TR#_ Sipex SP SIN_T R SOUT_ RTS#_T R TS#_ SOUT_T R SIN_ TT-.M TS#_T R RTS#_ TR#_T R SR#_ () dvanced Micro evices, Inc. () -. en White lvd. ustin, TX M Proprietary/ll Rights Reserved Size ocument Number Rev Ports.SH. SF MT ate: Thursday, pril, Sheet of LO V V V P Sipex SP #_T SR#_T SIN_T RTS#_T SOUT_T TS#_T TR#_T R R R R R R R #_ TR#_ SOUT_ TS#_ SIN_ RTS#_ SR#_

MLS- GN GN U U U U U U U U TOP VIW TIL SPRS F L S H L isplays.sh. () dvanced Micro evices, Inc. () -. en White lvd. ustin, TX M Proprietary/ll Rights Reserved Friday, pril, Size ocument Number Rev ate: Sheet of LH LL LL LH HXS# HXS# LH HXS# HXS# LL LL LH VSW UVO VSW [:] V V V V V V V V V V V V V V V R R R R R U TI TIL V GN L STR LNK L R N N N U VL LLTRIS MLS-K-LV-G GN V VO RS R/W *SP *SPR_ Y Y Y Y Y Y Y Y Y V GN *SP *SPR_ Y Y V Y GN Y Y Y JP HR, JP HR, U M MFT O W V GN U TI TIL V GN L STR LNK L R N N N U TI TIL V GN L STR LNK L R N N N U TI TIL V GN L STR LNK L R N N N U TI TIL V GN L STR LNK L R N N N U TI TIL V GN L STR LNK L R N N N U TI TIL V GN L STR LNK L R N N N K POTNTIOMTR R R U TI TIL V GN L STR LNK L R N N N R R R HXS# HXS# LN LRS LR/W HXS# HXS# FLSHR# [:] [:] TIPFLHS# FLSH [:] [:] LTOUT

V V V V OUTHR Y OUTHR Y OUTHR Y OUTHR Y OUTHR Y OUTHR Y OUTHR Y OUTHR Y L Y L OUTHR[:] Y L Y L Y L Y L Y L Y L Y LO# HRLTO# [:] LLK HRLTLK IPSWO# HRFO# U V V V V GN GN GN GN O# O# O# O# GN GN GN GN TI TGGR L[:] L SSL-LXYG-RP R RLN R V L R RLN R R L RLN R V R V L RLN R V SW INPSW INPSW INPSW INPSW INPSW INPSW INPSW INPSW INPHR INPHR INPHR INPHR INPHR INPHR INPHR INPHR U L L L L L L L L OUTHR OUTHR OUTHR OUTHR OUTHR OUTHR OUTHR OUTHR L L L L RLN RLN RLN RLN R R K R K R K R K R K R K R K R K MP -- O# O# O# O# GN GN GN GN V V V V Y Y Y Y Y Y Y Y Y Y Y Y Y Y Y Y GN GN GN GN TI TGGR U L L # O# GN GN GN GN V V V V Q Q Q Q Q Q Q Q Q Q Q Q Q Q Q Q GN GN GN GN TI TW R R R R R R R R K R K R K R K R K R K R K RK OUTHR[:] P OUTHR OUTHR OUTHR OUTHR OUTHR OUTHR OUTHR OUTHR () dvanced Micro evices, Inc. () - MP -. en White lvd. ustin, TX SW OPS of MP -- M Proprietary/ll Rights Reserved X HR SSL-LXYG-RP YL TH GRN Size ocument Number Rev atainfo.sh. ate: Friday, pril, Sheet of

NOT: For anolog decoupling, the boxed in area should be routed as shown, and the capacitors should be connected to the prescribed pins, not vias. L V V X UX pf UX pf NTIRQ R VSS GN V. V V uf S, FILTV K K K K K K K K K R R R R R R R R R R R IRQ R R R R R R U TRST N XTL IRQ IRQ XTL IRQ IRQ IOHRY R# SM# IRQ IRQ SM# [MSTR#] IRQ IRQ RST IRQ IRQ PM# N IRQ SRS# PM# [FLashW#] IRQ IRQ IOR# IRQ V SH# IOW# SLP# MMR# SH# SLP# MMW# MMR# IOS# IOHRY RF# MMW# IOHRY SHFUSY SSL-LXYG-RP [:] SMM# RF# SHFUSY SRW# SMM# [K#] [S] SRW# SRMO# R R [RQ] SRO# RSL S [RQ] S [RQ] XVR/R# R R S [RQ] PS# NTL RSL S [K#] L NTL S [K#] L NTL R R S [K#] L NTL RSL S [L] L INIP S [L] I R. R. R R S [L] I+ ING RSL S [L] I- IPOS S [L] I+ I S [S] I- R. R. P S [S] The main outer pin-out is for O+ INIP S [S] Othe M (TQFP ) Pulse S [S] configured in the US SLV TXNG U S [S] TX- TXPOS mode. The pin names in "[]" PR TX+ TXNG TX- TPOS PR are for the the device TXP- TXPOS TX+ T+ TNG PR configured in the US MSTR TXP+ RXNG T- PR RXmode. RXPOS TXP- PR RX+ TXP+ RPOS PR PR R+ RNG PR PR PR RX- R- PR PR PR RX+ PR PR PR PR PR PR PR PR V V V V V V V V V V V PR PR PR PR V [:] [N] PMI_MO U PR PRO/SK PR SK V PR/I PR I N PR/O S O N S S GN NTIONL SMI NMN V V TO TMS TI TK PR [S] PR [S] PR [S] PR [S] PR [S] PR [S] PR [S] PR [S] PR [S] PR [S] PR [S] PR [S] PR [S] PR [S] PR [S] PR [S] M MV PR[:] U N N N N N N N N N N N PR VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS VSS S S S S S S S S S S S S S S S S PR PR PR PR PR PR PR PR PR PR PR PR PR PR VSS PR[:] PR V PR PR PR PR PR PR PR I/O I/O I/O I/O I/O I/O I/O I/O - V VSS R/W O# # From component side TOSHI TFTI-V Front View Mounting Hole Layout () dvanced Micro evices, Inc. () -. en White lvd. SSL-LXYG-RP ustin, TX M Proprietary/ll Rights Reserved YL TH GRN Size ocument Number Rev thernet.sh. M--.MTR ate: Friday, pril, Sheet of

P +V LK RV. SRINT LK TIPFLHS# SRINT IOHRY PRS# PRINT SRS# NTIRQ SRS# GN MP - HR, X P +V LK LK GN MP - HR, X [:] P +V LK FLSHR# R# R# LK FLSH HRST# N N MIN_IRQ S S T T T T T T T T GN MP - HR, X T[:] HP onn. SPRS SNTPW V V SPR U SPR V V V U U UF S SPR SPR SPRF () dvanced Micro evices, Inc. () -. en White lvd. ustin, TX M Proprietary/ll Rights Reserved U S S S S Size ocument Number Rev ebug.sh. ate: Friday, pril, Sheet of