PCI9054RDK-860 BLOCK DIAGRAM

Similar documents
CLKOUT CLKOUT VCC CLKOUT RESOUT OSCOUT ALE TEST AD0 66 AD2 INT0 INT0 AD INT1 AD INT2/INTA0 AD5 AD7 AD7 INT AD8 AD8 AD10

SVS 5V & 3V. isplsi_2032lv

CD-DET TP5_CS- LCDPWR RFPWR CHPD5 GP05 GP25 RST5 L13 D12 D11 D10 LCD_MISO LCD5_MOSI LCD5_SCK SD5_CS- LCD_MISO LCD5_MOSI LCD5_SCK SD5_CS-

ISA INTERFACE & POWER SELECTION Size Document Number Rev Custom. XR82C684 EVAL BOARD 1.2 Date: Monday, August 13, 2007 DO NOT INSTALL CON_AT62B

For max 243 R2OUT is low when R2IN is disconnected enabling the MAX 489 (RS-485) This will not work if MAX232 is used!

JS3 VDDA PTA7/KBD7. Jmp VSSA PTA6/KBD6 PTA5/KBD5 PTA4/KBD4 PTA3/KBD3 PTA2/KBD2 PTA1/KBD1 33 FP-1 PTA0/KBD0 VSSAD PTC3 VDDAD

Revisions. TWR-LCD-RGB Drawn by: Initial Release 15-JUL-11

Headers for all pins sorted by pin no. (unpopulated) TSX-1001 Cortex-M0. Oscillator 44MHz

RSC CHIP VDD P05 P03 P01 P04 VDD GND PWM0 AVDD VDD AVDD P0-2 P0-5 P0-1 P0-6 P0-4 P0.3 GND P00. Y1 3.58MHz P00 P01 AGND P01 P00 P02 P02 P07 P0-0 P0-7

FREEDOM KE02Z. 1 Title 2 Block Diagram 3 KE02Z MCU. 4 OpenSDA INTERFACE. 5 I/O Headers and Power Supply. Initial Draft 02/01/13

3V3 DECOUPLING DS90LV018A MCLKTON 4U7/10V +/-10% C196 +/-10% LCLK1IN+ NMCLKTON SK18 74LS123 MULTI +/-5% C N C94 10N

3 Different test points used in design: TPx - Test point pad. TPHx - Through Hole Pad Large (for standard 0.1" header). Also used on IO Matrix (IOMx)

Realtek Semiconductor Corp. Title RTL8213(M)_FHG_V1.0

L13X DAUGHTER CARDS TABLE OF CONTENTS REV SL NO. TABLE OF CONTENTS VERSION VERSION HISTORY BLOCK DIAGRAM 4 UART-0 INTERFACE

MT9V128(SOC356) 63IBGA HB DEMO3 Card

Generated by Foxit PDF Creator Foxit Software For evaluation only.

Quickfilter Development Board, QF4A512 - DK

RETICLE 2 NORTH SW2 DPDT SOUTH. LM339A TxD1 Out 11 U2D DEC PULSE 1 FOCUSER-2 3.0V 17 CCD EAST U2A AUX -6 FOCUSER-2 FOCUSER SW1 DPDT

PCLKS SYNCHS PDATS[3:0] PCODES[3:0] STATCLKS CMDCLKS PCLKW SYNCHW PDATW[3:0] PCODEW[3:0] Sheet_2 CMDCLKS STATCLKW CMDDATW STATDATW PDACK[1:0]

HF SuperPacker Pro 100W Amp Version 3

AS1117M3 or LM1117MPX-ADJ REG_VDD ADJ. C20 0.1uF U6. + C57 10uF R K 1% GND 3.92K 1%

Project: Date. Version. Items V1.01 C C. SIM Technology TITLE DRAWN BY PORJECT. SIM800C+SIM28M_VTS Reference CONTENT VER CHECKED BY SIZE V1.

NV11,4Mx16 DDR, RGB, INTERNAL DVI-I, AGP.

KEIm Baseboard. PAGE DESCRIPTION 1 Block Diagram, History 2 SoM Connector. 3 LCD Connector. 4 Ethernet. 5 UART 6 Analog 7 Peripheral 8 Power

AS1117M3 or LM1117MPX-ADJ ADJ. C20 0.1uF + C56. + C57 10uF. 10 uf R K 1% R18 GND 10.0K 1%

Note: Please refer to AX110xx Network SoC Application Design Note for more detailed information.

PTN3356 Evaluation and Applicaiton Board Rev. 0.10

B0549-SCH-01 RD VEGA STDP4028 (DVI to DPTx) Reference Design PCB# Revision History

Reference Schematic for LAN9252-SPI/SQI+GPIO16 Mode

core Tiny6410.sch DM9000 DM9000-etc.sch AC97 AC97-etc.sch USB HUB USB-HUB.sch Tiny6410SDK 1103

COVER PAGE, TOP 04 ~ 05 VGA, LED, 7SEGMENT

THE UNIVERSITY OF NEWCASTLE University Drive Callaghan NSW 2308 Australia

Reference Schematic for LAN9252-HBI-Multiplexed Mode

8V Title SCHEMATIC, 8V89317EVB REV A. Date: Friday, June 14, Power Supply. XTAL Interface. 12.8MHz TCXO/OCXO LED Status IN1 OUT1

PCIextend 174 User s Manual

DISPLAY 1 DISPLAY 2 a. a b. a f. a f. b g. c d. c d. 16 x 2 HD44780 BASED ALPHANUMERIC DISPLAY LCD 16 X 2

PS2_B_CLOCK PS2_B_DATA PS2_A_CLOCK PS2_A_DATA UART_C_RXD UART_B_RXD UART_A_RXD UART_C_TXD UART_B_TXD UART_A_CTS UART_A_TXD UART_A_RTS GPIO[0:31]

All use SMD component if possible

CP2102 TESTAMATIC SYSTEMS POWER 5V TO 3.3V SECTION PINOUT CHECK DECOUPLING CAPACITORS. Btype USB connector TSPL_PPS_1 2.2

TEST INTERFACE PORT 7,3. Schematics

Power supply, reset circuit, reference voltage and power indicator. Analogue and digital inputs with options for FET outputs

MSP430F16x Processor

AD2_BUSY AD2_DIN AD2_DOUT AD2_/CS AD1_/CS AD1_DOUT AD1_DIN AD_SCLK AD_CCLK AD_OSC_EN AD1_BUSY AD_CONVERT GNDIO - P115

CAN 1 CAN 2. CoiNel Technology Solutions LLP GND GND GND GND GND GND J1 JUMPER J2 JUMPER. 100nF. 100nF R2 120 R1 120 VDD 3 CAN1_H CAN2_H

EDP-AM-DIO54 Digital IO Module User Manual. This document contains information on the DIO54 digital IO module for the RS EDP system.

Revisions. TRK-KEA128 Drawn by: Nov Original Release A. INZUNZA

C uF T16 VDD T15 TMS TMS MCU_PORT_VDD T14 TDO TDO T13 JCOMP JCOMP PF3 T12 PF3 T11 VDDE3 5.0V PF4 T10 PF4 PJ5 PJ5 PF6 PF6 PF9 PF9 5.0V 5.

3JTech PP TTL/RS232. User s Manual & Programming Guide

XO2 DPHY RX Resistor Networks

Revisions. 2 Notes. 4 FXLC95000CL / MCU Circuit 5 Power and Battery Charger Circuit. KITFXLC95000EVM Drawn by:

1 INDEX & POWER, RESET 2 RF, SERVO & MPEG - MT1389E 3 MEMORY - SDRAM, FLASH/EEPROM 4 VIDEO OUT 5 AUDIO DAC WMA8766

Service Information. Service. Service. Service FW-V220. Product Service Group CE Audio A02-160

+18VL. 220uf 25V. 0.1u C10UF. 100k AGND LEFT_OUT_+VE R19 22R -18VL. C9 150pF +18VL LEFT_OUT_-VE R uf 25V 22R

DP CoiNel Technology Solutions LLP GND GND GND GND. ETH_RST is connected to P1.28 GND GND GND GND GND GND GND GND GND ED 1. Vcc O 3 GND IOGND 35

2 Notes 3 MC9S08LG32CLK 4 Touch Sensors 1 5 Touch Sensors 2 6 Power 7 OSBDM 8 USB COM

SM XBEE MODULE XBEE SMT MODULE NC GND GND RF_SELECT VCC COMM/AD0/DIO0 AD1/DIO1 DOUT/DIO13 AD2/DIO2 DIN/CONFIG/DIO14 DIO12 AD3/DIO3 RESET RTS/DIO6

Renesas Starter Kit for RL78/G13 CPU Board Schematics

R14 T14 P14 T15 R15 H10 H11 H14 H16 H9 G12 G13 G15 G14 G11 G10 B16 B15 D10 B10 G9 F9 D9 A9 C9 B9 G8 F8 E8 D8 B8 C8

REVISION HISTORY DESCRIPTION INITIAL SCHEMATIC AIY REMOVED ANALOG SWITCHES CHANGED FEEDBACK

PCnet-FAST+ Am79C PQFP

XBee Interface Board XBIB-U-DEV TH/SMT Hybrid

0603/15p/10v L R/100MHz. 100nF/50V. 100nF/16V. 100nF/50V C105 C106 C108 C107 GND GND GND GND

VREF XREF=1/A1,1/B2,7/A2 C103 AVDD 0.1U VDDCORE DRVDD VDDIO ENC+ ENC- AIN+ OVR EC2 XREF=2/B2 XREF=2/B2 XREF=2/B2 XREF=2/A1 XREF=1/A1,7/B1 XREF=2/B2

ZCRMZN00100KITG. Crimzon Development Board Kit. Product User Guide. Introduction. Kit Contents. Applying Power to Development Board

FRDM-KL27Z. 1 Title 2 Block Diagram 3 KL27Z MCU. 4 OpenSDA INTERFACE. 5 I/O Headers and Power Supply. Rev Description Date Approved

05 - Adaptacion Puerto Serie RXD_UC R35 0 DTR_UC R36 0 RI_UC Adaptacion Puerto Serie Señalizacion GSM R37 0 INFO_NETLIGHT R38 0

Block Diagram. Level Translators USB ICSP. Ethernet PoE. Atmega 32U4. 16MHz. User button Reset 32U4. Headers. Reset. Wi-Fi Module. Leds.

Block Diagram SGTL5000 PG. 3. Power PG. 8. Communication PG.6. I2S Signals PG.7. Analog Inputs PG.4. Analog Outputs PG.5.

RTL8211DG-VB/8211EG-VB Schematic

Design Overview. Page 2 Power,Flash,SDcard User switch,reset switch. Page 3 Ethernet. Page 4 Audio. Page 5 USB. Page 6 JTAG,BOOTSW,LED,Header

Am186CC and Am186CH POTS Line Card

Revisions. TWR-MEM Drawn by: Convert into FSL template 9/8/09

FREEDOM KL25Z. 1 Title 2 Block Diagram 3 KL25Z MCU. 4 OpenSDA INTERFACE. 5 I/O Headers and Power Supply. Initial Draft 04/10/12 M.

DAC PLAY0 PLAY0 CT7601 DAC REC ADC REC RCA * 2. Power LDO RCA. RCA * 2 SPDIF output x2 RCA RCA RCA. Ext. MCU POR. PWM LED x 2. SPDIF input x 1.

NOTE: please place R8 close to J1

Host MSP430. dacqs_host_board 12/7/2016 9:26 PM. U1 Value +3V3 AVCC_HOST UART_1_TX UART_1_RX MSP_SCLK UART_2_TX UART_2_RX CUTDOWN_EN MSP_SS

U1-1 R5F72115D160FPV

P300. Technical Manual

ADMtek Incorporated Title EASY 5120P-ATA Size Document Number Rev Top Schematics 1.1.2

J1B B1 B3 B5 B7 B9 B11 B13 B15 B17 B19 B21 B23 B25 B27 B29 B31 B33 B35 B37 B39 B41 B43 B45 B47 B49 B51 B53 B55 B57 VCC VCC USB_DET

AML7266-H. Feature table. Block Thursday, February 12, 2009 AMLOGIC AML7266-H. Main Chip: Internal: Video: Audio: Interfaces: UART USB HOST RJ45

Sheet_Symbol_Overspeed. HA_Vel_Feedback Dec_Vel_Feedback. HA_Overspeed_N Dec_Overspeed_N

A[0..14] A[0..15] D[0..7] A[0..15] D[0..7] D[0..7] R/W I/O Phi0 MAP R/W R/W. I/O Phi0 MAP. Phi0 MAP. ROMDIS Phi2. ROMDIS Phi2. Id: 1/

LED POWER STAGE1 NOT_EN LED+ PWM LED- 12V. LED Power Stage LED POWER STAGE2 NOT_EN LED+ PWM LED- 12V. LED Power Stage LED POWER STAGE3 NOT_EN LED+ PWM

AXM88180-EVB-RTL8211E-1 SMDK2440 Demo Board Schematic Index

power_block GND 3.3V 5V Data_dram d_cs* d_we* d_cas* d_dqm d_data[31:0] d_addr[11:0] Control_dram c_dqm c_data[31:0] c_addr[9:0] c_ras*

PCB NO. DM205A SOM-128-EX VER:0.6

ADDR9 OVER-RIDE SPEED OF THE PROCESSOR. THE CPLD RESET

SEE PAGE 2 FOR BRUSH MOTOR WIRING SEE PAGE 3 FOR MANUFACTURER SPECIFIC BLDC MOTOR WIRING EXAMPLES EZ SERVO EZSV17 WIRING DIAGRAM FOR BLDC MOTOR

YROTATE-IT-RX23T YROTATE-IT-RX23T_3-10.SCH YROTATE-IT-RX23T YROTATE-IT-RX23T_9-10.SCH. Date APR, 29, 2015 Sheet.0 OF

INDEX/ RESET& EEPROM JINPIN ELECTRICAL COMPANY LTD.ZHUHAI.S.E.Z SF_CE SF_SO SF_CLK SF_SI SF_CE SF_SO SF_CLK SF_SI PC_SCL PC_SDA SCL SDA RST

PLAY0 CT7601 QFN48 REC ADC REC. Power LDO RCA RCA RCA*2. Ext. MCU RCA*2. SPDIF output. PWM LED x 2 POR. SPDIF input x 1 Flash. connector.

DB30 Top Level DB30 - Daughter Board Spartan3

VCC 52 VCC 21 AVCC PF0(ADC0) 60 PF1(ADC1) 59 PF2(ADC2) 58 PF3(ADC3) 57 PF4(ADC4/TCK) 56 PF5(ADC5/TMS) 55 PF6(ADC6/TDO) 54 PF7(ADC7/TDI) SCL TXD

SYMETRIX INC th Avenue West Lynnwood, WA USA REV: DATE:

CD300.

2.5V 1.2V / 1.5V CORE 3.3V I/O MOUNTING HOLES GROUND TESTPOINTS +5.0V DC IN. SoC Solutions FB2 R K C12 15 PF FERRITE_BEAD C14 C C13 2.

DNI TP25 ORG DNI 0.1UF 12V 47UF DNI DNI WHT DGND1 LM1117MP-3.3/NOPB +V_MTR +V DNI OUT1 OUT ADJ DNI 0.1UF R10 10K DGND 47UF DNI DNI EXLVL DGND DGND

THAT Corporation. QSC Digital Cinema Monitor DCM-2/DCM-3 Monitor Board

XR21B1422/1424 POWER & USB 1.0 Date: Thursday, February 13, 2014

Transcription:

N HISTORY N NUMR T NOT xxx-xxx 0/0/. M signals added: R0, R, R, and R to include VFLS[:0] and FRZ to the M connector.. dded pull up to and : R, R, R, R, U, and U0. xxx-xxx 0//. SRM: added R MUX(U,U,U): hanged M[0:] to SRM, dded R and R for and. hanged W#(GPL_#).. FLSH: dded.v or V(V) PS Option. hanged W#(S_0#).. SRM: added IP# signal to the glue.. Power UP config: added,,0 (U,U,U) for the power up configurations.. hanged the PU/P (R)s for the Power Up onfigurations.. dded PU/P (R)s for the MP0 JTG Port. xxx-xxx 0/0/ dded R & R (Wait control input to UPM) xxx-xxx 0/0/. Removed SRM: Lattice and SRMs.. hanged R to K (I/O pull down R).. dded Pull-Up Resistor(0 ohm) for #.. dded Pull-own Resistor for TK and TRST#(K ohm).. Fixed SRM address MUX unit. xxx-xxx 0//. TSIZ0 (pin ) and TSIZ (pin ) were swapped. PI0RK-0 LOK IGRM xxx-xxx //0. orrect pull-up resistor at U-. It was R, now is R. Update OM to reflect P board Rev 0-000-00-, and ocument Number NOT: (otherwise specified). ll resistors are I case style 00, % tolerance.. ll.uf caps are I case style 00, 0% tolerance.. ll resistors are 0 type and less than 0.0 ohms MP0 Peripherals PG ( indicates default, do not install other) SRM (M) PG MP0 PG FLSH (K) PG SRIL PORT PG LOL US PI0 PG PI US PLX THNOLOGY 0 Maude ve, Sunnyvale, 0 WWW.PLXTH.OM LOK IGRM Size ocument Number Rev ustom -000-00- 00 ate: Sheet of

.V U PI 0 (PQFP).V.V,,,,0 [0:] [:0],0 RN RN 0 0 0 L0 0 0 L L L -0--0-J-XX -0--0-J-XX L L.V.V L RN RN L 0 L 0 L 0 0 L0 0 0 L L -0--0-J-XX -0--0-J-XX L L.V.V L RN RN L PI Signals L L 0 0 L 0 0 0 L0 0 0 L 0 0-0--0-J-XX -0--0-J-XX L 0 L 0.V.V L 0 RN RN L 0 L 00 L 0 L L 0 0 L0 0-0--0-J-XX -0--0-J-XX L,,,0 [0:] /0# /0#,0 0 PI Signals /# /#,0 0 /# /#,0 L /# /#,0 L0 L FRM# FRM#,0 L IRY# IRY#,0 L PI Signals TRY# TRY#,0.V L STOP# STOP#,0 0 RN L VSL# VSL#,0 PU0 L PRR# PRR#,0 PU0 L SRR# SRR#,0 PU0 0 L PU0 L LOK# LOK#,0 L0 PR PR#,0.V -0--0-J-XX L RQ# RQ#,0 L PI Signals INT# INT#,0 R0K.V L PM# PM#,0 NUM# RN0 L NUM# PU0 L Lon/Lin PU0 L Lon/Lin PU0 L R 0K PU0 0 L P0 P0,,0 L P P,,0-0--0-J-XX L0 P P,,0 Lon/Lin 0 0 L P P,,0 NUM# 0.V L RN L PU0 PU0 L TS#/S# TS#,,0 PU0 PU L URST#/LST# URST#,,0 0 PU L R/WR# R/WR#,,0 PU0 PU L T#/RY# T#,,0 PU0 L IP#/WITi# IP#,,0-0--0-J-XX PU.V 0 L0/L0# R#/LHOL R#,,0 PU0 RN L/L# LINTi#/LINTo# LINT#,,0 PU0,,0 TSIZ PU TSIZ/L# LRSTo# LRSTO#,0 PU0,,0 TSIZ0 TSIZ0/L# USRi/K0#/LLOKi# LLOKI#,0 PU0 PU T#/LSRR# T#,,0 PU.V,,0 LLK MO LLK MRQ# -0--0-J-XX 0 MO MO0 MO MRQ#/MPF/OT# P,,,,0 PU0 0 MO0 MO0 IGN#/WIT# IGN#,0 PU,0 TST PU TST USRo/RQ0#/LLOKo# USRO,,0 PU,,0 G# PU G#/LHOL I#/TRM# I#,,0 0 R R,,0 S0# S# #/RQi PU #,,0 0K 0K RTRY#/RQo RTRY#,,0.V.V,0 LK 0 U PLK S,0 RST# RST# PI Signals S SK S V,0 GNT# GNT# SK O I SK PR,0 ISL ISL I/O I P.V # O GN R L (IP-Socket) R0.K R.V.K K 0.uF J R 0K O 0 R K SK 0.V S 0 R K X PIN HR R 0K R0 K.V TO PI0 POWR PINS PROM present : install R, not install R R0K PROM not present : install R, not install R MO: [MO:MO0] = ; M-MO 0 0 0 V V V V V V V V V V V V V V V 0 0 Normal operation: J:- open J:- open J:- open 0.uF 0.uF 0.uF 0.uF 0.uF 0.uF 0.uF 0.uF 0 0.uF 0.uF PLX THNOLOGY 0 Maude ve, Sunnyvale, 0 WWW.PLXTH.OM PI 0 Size ocument Number Rev ustom -000-00- 00 ate: Sheet of

JTG Port S PG FOR YPSS PS evelopment Port -000-00- 00 MP0 PLX THNOLOGY 0 Maude ve, Sunnyvale, 0 ustom WWW.PLXTH.OM Size ocument Number Rev ate: Sheet of P P IP_ P R0 P P IP_ SI P P0 P 0 P P P IP_ P SO P R P P P P P R P TX IP_ 0 P P0 P P P IP_ P 0 P0 P P P P P SK TI IP_ P P P P P0 P 0 0 P MRQ# P RTS# 0 P 0 TRST# TO IP_ P TS# P0 P P P RX P TK P XTL IP_ IP_ P P IP_ 0 P XTL IP_0 IP_ P P IP_ IP_ P P P0 # P P XTLK IP_ P IP_0 P XF VSYN TK TRST# TO VSYN XF XTLK XTL XTL GN SRST# GN.V HRST# SI SO SK FRZ IP_0 FRZ IP_.V.V.V.V.V R 0K J R 0K U MP0 M M K W W W W0 W W W W U T V U T V V0 T0 U0 T V U V U T U V T U V V W U T R R R R P F F P R R0 R R R R R F G H J K L N M L K J H G F 0 M N P T P W M H F F F F F0 F F F F G G G G G0 G G G G H H H H H0 H H H H J J J J J0 J J J J K K K K K0 K K K K L L L L L0 L L L L M M M M M0 M M M M N N N N N0 N N N N P P P P P0 P P P P U T R P P N M M L K J G F U R N P N N L K L K J J F P N T W N R T U V H J J G G J K H J R W U U V T W V W T R V V U H V H 0 0 0 0 G F F L H K F V V W V G V U W R P N P N L L M L G H H G G T T U W U U T T K R T T R M M L K J F R R R0 0 0 0 0 VH VH VH VH VH VH VH VH VH VH VH VH VH VH VH VH VH VH VH VH VH VH VH VH VH VH VH VH VH VH VH VH VH VH VH VH VH VH VH VH VH VH VH VH VH VL VL VL VL GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN GN LK/TOUT/LTLK/P0 LK/TIN/RGO/P LK/TOUT/LRLK/RGLK/P LK/TIN/RGOUT/P LK/TOUT/P LK/TIN/LTLK/RGOUT/P LK/TOUT/RGLK/P LK/TIN/LRLK/RGO/P LRX/P LTX/P LRX/P0 LTX/P TX/P RX/P TX/P RX/P RSTRT/P RGO/P LRQ/LST/P LRQ/LST/P RTS/LST/P RTS/LST/P SMRX/LLKO/P0 SMTX/LLKO/P SMSYN/SK/P SMSYN/SK/P P/SMRX P/SMTX P/ISL/RGO P/IS/RGO SPIMISO/RGO/P SPIMOSI/P SPILK/P0 SPISL/RJT/P XTL XTL XF LKOUT XTLK KPWR VSYN SYN SYN IP_0/IWP0/VFLS0 IP_/IWP/VFLS IP_/IOIS_/T IP_/IWP/VF IP_/LWP0/VF0 IP_/LWP/VF IP_/SI/T0 IP_/PTR/T L_/SK/T WIT_ P/RJT {TX[]} P/RJT {TX[]} P/RJT {TX[]} P/RTS {RX_V} P/RTS {RX_R} P/TX {RX_LK} P/RX {TX[0]} P0/TX {RX[0]} P/RX {TX_R} P/LSYN {M} P/LTSYN {RX[]} P/LRSYN {RX[]} P/LTSYN {RX[]} SPR {RS} SPR {MIO} SPR {TX_N} SPR {OL} 0 0 0 0 R G TSIZ0/RG TSIZ R/WR URST I IP/GPL_ TS T T S RSV/IRQ KR/RTRY/IRQ/SPKROUT R/IRQ P0/IRQ P/IRQ P/IRQ P/IRQ FRZ/IRQ IRQ0 IRQ IRQ {TX_N} W0/S_0/IOR W/S_/IOWR W/S_/PO W/S_/PW S_0 S_ S_ S_ S/() S/() S S S S S S0 GPL_0/GPL_0 O/GPL_/GPL_ GPL_/GPL_/ GPL_/GPL_/ UPWIT/GPL_ UPWIT/GPL_ GPL_ PORST RSTONF HRST SRST TXP OP0 OP OP/MOK/SO OP/MOK/STS TI/SI TK/SK TRST TO/SO IP_0 IP_ IP_/OIS_ IP_ IP_ IP_ IP_ IP _ L_ WIT_ P//LRSYN P/TS/LTSYN/SK P//LRSYN P/TS/LTSYN/SK P//TGT P/TS P0//TGT P/TS P/LRQ/LST P/LRQ/LST P/RQ/RTS/LST P/RQ0/RTS/LST L.mH 0uF pf 0.uF 0.uF 0.uF U MHZ OS N GN OUT V R J X PIN HR 0 R R0 R K R K R 0.uF [0:],,,,0 [0:],,,0 R[:0],0 LKOUT IP_[:0],,0 P[:],,,,0 P[:0],,0 P[:],,0 P[:],,0 IP_[:0],0 RTRY#,,0 IRQ#,,0 P,,0 P,,0 _#,0 R/WR#,,0 T#,,0 S_#,,,0 URST#,,0 T#,,0 S_#,,0 S_#,,,0 TSIZ0,,0 S_#,,0 HRST#,,0 MOK,,0 G#,,0 GPL_#,,,,0 GPL_#,,,0 POR#,,0 TXP,,0 IRQ#,,0 S0#,,0 SSRM#,,,0 GPL_#,,,,0 OP,,0 L_,,0 IRQ0#,,0 S#,,0 P0,,0 S#,,0 GPL_#,,,0 L_,0 IP#,,0 IRQ#,,0 P,,0 TS#,,0 TSIZ,,0 I#,,0 S#,0 S_0#,,,0 S_#,,,0 _#,0 S_0#,,,0 S_#,,0 #,,0 GPL_#,,,,0 RSTONF#,0 SRST#,,0 OP0,,0 S#,0 SFLSH#,,,0 GPL_0#,,,,0 GPL_#,,,,0 MOK,,0 R#,,0 FRZ,0 LINT#,,0 S#,,0 S#,,0 WIT_#,,0 WIT_#,0 TI,0 TK 0,0 TO 0 TRST# 0 VSYN 0 XF 0 XTLK 0 XTL 0 XTL 0

PIN PL SOKT LOK UFFRS PL TRMINTORS T TR N MNUFTURING OPTION (O NOT INSTLL) SRM LOK NL/ISL These Resistors are not required. -000-00- 00 SRM PLX THNOLOGY 0 Maude ve, Sunnyvale, 0 ustom WWW.PLXTH.OM Size ocument Number Rev ate: Sheet of P W# RS0# S0# QM0 QM QM QM 0 0 GPL_# K SRM_LK W# S0# RS0# SSRM# QM K SRM_LK QM W# S0# RS0# SSRM# K SRM_LK QM W# S0# RS0# SSRM# 0 0 0 0 0 K SRM_LK QM0 W# S0# RS0# SSRM# SSRM# [0:] [0:] LLK SRM_LK POM_LK SRM_LK SRM_LK SPR_LK SPR_LK M M M M0/P M M M M M M0 M P 0 0 M M[:0] M M M0 M M M M M M M M M M M M M[:0] M M M M0/P M M M M M M M M M M0 M M M M0/P M M M M M M M M M M0 M M M M0/P M M M M M M M M M M0 K M0/P SRM_LK.V V.V.V.V.V.V.V.V.V.V.V.V.V.V.V.V U KS0-T0 TSOP SRM (MXITXNK) 0 0 0 0 0 0 Q0 Q Q Q Q Q Q Q 0 S# RS# S# W# QMH(QM) LK K V0 V V VQ0 VQ VQ VQ 0 Q0 Q Q Q N0 N N N N N N N N N QML U KS0-T0 TSOP SRM (MXITXNK) 0 0 0 0 0 0 Q0 Q Q Q Q Q Q Q 0 S# RS# S# W# QMH(QM) LK K V0 V V VQ0 VQ VQ VQ 0 Q0 Q Q Q N0 N N N N N N N N N QML U KS0-T0 TSOP SRM (MXITXNK) 0 0 0 0 0 0 Q0 Q Q Q Q Q Q Q 0 S# RS# S# W# QMH(QM) LK K V0 V V VQ0 VQ VQ VQ 0 Q0 Q Q Q N0 N N N N N N N N N QML U KS0-T0 TSOP SRM (MXITXNK) 0 0 0 0 0 0 Q0 Q Q Q Q Q Q Q 0 S# RS# S# W# QMH(QM) LK K V0 V V VQ0 VQ VQ VQ 0 Q0 Q Q Q N0 N N N N N N N N N QML R R R R R R R R R R0 R R U Y0 LK LK LK LK LKOUT V GN RF R R 0 pf R0 pf R pf R 0pF R R R R U LXMT 0 G / Y Y Y Y V GN U LXMT 0 G / Y Y Y Y V GN U LXMT 0 G / Y Y Y Y V GN R R R pf pf 0.uF 0.uF 0 0.uF 0.uF 0.uF 0.uF 0.uF 0.uF 0.uF 0.0uF 0.uF U0 MLV00-0NS 0 0 0 O W I/O0 I/O I/O I/O I/O I/O I/O I/O V GN 0 0 [0:],,,,0 SFLSH#,,,0 S_0#,,,0 S_#,,,0 S_#,,,0 S_#,,,0 GPL_#,,,,0 GPL_#,,,,0 GPL_#,,,,0 SSRM#,,,0 GPL_0#,,,,0 S_0#,,,0 LLK,,0 POM_LK LKOUT [0:],,,0 GPL_#,,,,0,,,0,,,0 K 0

.V.V RN,,0 P[:0] RN P0 P.V,,0 S# Power Up onfiguration P RN,,0 S#,,,,0 P[:] P P,,0 S# P,,0 S# -0--0-J-XX P OS (f) MOK MOK -0--0-J-XX P.V Mhz OS.V RN0-0--0-J-XX RN P P.V Mhz OS 0,,,0 SSRM# P RN,,,0 SFLSH# P P,,0 HRST# P,,0 SRST#.V -0--0-J-XX P0-0--0-J-XX P.V.V.V R 0K RN -0--0-J-XX R K RN P P.V,,0 IRQ0# U P0 RN R0 0K,,0 IRQ# P P Rk,,0 IRQ# MOK P MOK,,0 IRQ# -0--0-J-XX P R 0K -0--0-J-XX P,,,,0 R K.V,,,,0.V RN -0--0-J-XX,,,,0 R0 0K RN P,,,,0 0 RK P,,,,0,,,0 S_0# P TX,,,,0 R 0K P RX HRST# R K,,0 S_#,,0 S_#.V G,,0 S_# R -0--0-J-XX RN0 T/R# 0K,,0 P[:] R K -0--0-J-XX P LXMT.V P R 0K.V RN P,,0 P[:] RN P P R K P,,,0 S_0# R 0K P -0--0-J-XX,,,0 S_# P R K,,,0 S_#.V,,,0 S_# -0--0-J-XX RN -0--0-J-XX P.V P.V RN P RN P P0 P,,,,0 GPL_0# P0-0--0-J-XX,,,,0 GPL_# P,,,,0 GPL_#.V,,,,0 GPL_# -0--0-J-XX RN -0--0-J-XX P.V P.V RN P Indicator Ls RN P P P,,,0 GPL_# P -0--0-J-XX,,,0 GPL_# P,,,,0 GPL_#.V -0--0-J-XX RN -0--0-J-XX P.V.V.V U.V RN RN P P,,0 USRO N# V,0 S# P -0--0-J-XX,,0 MOK P R,,0 MOK,0 TI -0--0-J-XX.V GN -0--0-J-XX RN,0 IP_[:0].V IP_0 GRN_L RN0 IP_ NSZP P0 IP_ P IP_ U RN -0--0-J-XX FRZ,,0 TXP.V N# V -0--0-J-XX,,0 OP0 RN,,0 OP IP_,0 RSTONF# IP_ -0--0-J-XX IP_ GN IP_ 0 V GN 0 NSZP U N# V GN NSZP R 0K R R_L,0 WIT_#,,0 WIT_#,0 _#,0 _#,,0 L_,0 L_,0 FRZ,0 RN -0--0-J-XX RN -0--0-J-XX.V,,0 IP_[:0] IP_0 IP_ IP_ IP_ IP_ IP_ IP_ IP_ -0--0-J-XX RN -0--0-J-XX RN -0--0-J-XX.V.V Wait ontrol Input to UPM T# R K GPL_# R K GPL_# RST PLX THNOLOGY 0 Maude ve, Sunnyvale, 0 WWW.PLXTH.OM Size ocument Number Rev ustom -000-00- 00 ate: Sheet of

PI dge onnector LK,0 T VI/O -V VPI V J VPI V VI/O V -V TRST# TP TK V GN TO TI V V V INT# INT#,0 INT# INT# TP INT# V TP PRSNT# RSRV TP TP 0 0 RSRV VIO TP TP PRSNT# RSRV RSRV.Vaux,0 RQ# GN RST# RST#,0 LK VIO,0 [:0] GN GNT# GNT#,0 RQ# GN VIO PM# PM#,0 0 0 TP 0 0.V TP GN GN,0 /#.V /# ISL.V ISL,0 GN 0 0 0 GN 0.V,0 /# /#.V GN FRM# FRM#,0,0 IRY# IRY# GN.V TRY# TRY#,0,0 VSL# VSL# GN GN STOP# STOP#,0,0 LOK# LOK#.V,0 PRR# 0 PRR# Reserved 0.V Reserved,0 SRR# SRR# GN,0 /#.V PR PR#,0 /#.V GN 0 0 GN GN V 0.V GN VIO K# V V /0#.V GN 0 VIO RQ# V V 0 V 0 /0#,0 PIONUNV Note: This connector is keyed for both.v and V PI I/O Local us Power Source ach power supply group pins must be tied together and have bypass capacitors (V, V,-V, and.v). V U LTM VIN VOUT R VPI Vout =.V().V V ach power group has.uf and 0uF caps. 0uF J R % R % R R & R must be less than 0.0 ohm (R) 0.uF 0uF 0uF VPI 0.uF 0uF V VI/O V -V 0.uF 0uF 0.uF 0uF 0.uF 0uF 0.uF U option:. If LTM (adjustable) is used, install R and R (default).. If LTM-. is used, do not install R and replace R with a jumper. Local us.v is selectable at manufacturing (R or R): Populate R if using.v supply from the PI connector Populate R if using.v supply from the Voltage regulator (default) PLX THNOLOGY 0 Maude ve, Sunnyvale, 0 WWW.PLXTH.OM PI dge onnector Size ocument Number Rev ustom -000-00- 00 ate: Sheet of

.V V Two groups of power supply to the POM (PLX Option Module):.V V R R install correct R R resistors for required power. V_G.V MP0 YPSS PS. TO POWR ONNTOR PINS 0 0.uF 0uF 0uF 0.uF V_G 0 0.uF 0.0uF 0.uF 0.0uF 0.uF 0.0uF 0.uF 0.0uF,,,0 GPL_# J POM,,,0 GPL_# P[:],,,,0,,,,0 GPL_# P GPL_# P P P P POM_LK LK P SK# P P P GPL_# P P 0.uF 0.0uF 0.uF 0.0uF 0.uF 0.0uF 0.uF 0.0uF,,0 P[0:] GPL_# P # P0 SPR P0 TS# P P0 IGN# P P USRIN P0 V_ 0 P P P P 0 P P P P MRQ# P P P P RTS# P[:],,0 P P P P P P P P P P P P.V P P P P P P Reset ircuitry P P V_ P P0 P P 0 P.V P P0 P 0 P P P P0 P0 P P V_ P P R 0.uF P P P P 0K R P TX P P P U0 0K P RX P P P SW P P IP_[:0],,0 IP_0 SPR IP_0 IP_ MR# V P SPR IP_ 0 0 IP_ SW PUSHUTTON P P IP_ IP_ RST# POR#,,0 P IP_ IP_ P IP_,0 LRSTO# RST_IN GN P P V_ IP_ P P IP_ IP_ MX0UK0-T P P IP_ IP_ P0 P IP_ P P0 L_ L_,,0 P P WIT_# WIT_#,,0 P P TXP TXP,,0 0 P OP 0 OP,,0 P OP0 OP0,,0 P P P P V_ P P GPL_0# GPL_0#,,,,0 P P GPL_# GPL_#,,,,0 P P P0 P GPL_# GPL_#,,,,0 P P0 GPL_# GPL_#,,,,0 P V V -V 00 -V,,0 P[:] Serial Port.V 0uF 0.uF R 0K U V FOROFF# FORON V 0 00nF - R 0K V- 00nF 00nF P 00nF R 0K GN - TS TX TIN TOUT 0 TX,,0 P RTS# TIN TOUT RTS,,0 P TIN TOUT RX 0 TS# ROUT INVLI#,,0 P RX ROUT RIN,,0 P # ROUT RIN,,0 P0 ROUT RIN R 0K ONN -ML ROUT RIN ROUT RIN R 0K MX PLX THNOLOGY 0 Maude ve, Sunnyvale, 0 WWW.PLXTH.OM LOK IGRM Size ocument Number Rev ustom -000-00- 00 ate: Sheet of

Note: Place the PL devices co-incident on the board; that is, they share common pins and the 0 fits inside the which fits inside the. Prototyping Footprints -000-00- 00 LOK IGRM PLX THNOLOGY 0 Maude ve, Sunnyvale, 0 ustom WWW.PLXTH.OM Size ocument Number Rev ate: Sheet of 0 0 0 0 0 0 0 0 FP Pin TQFP Footprint 0 0 0 0 0 0 0 0 FP 0 Pin PL Footprint 0 0 0 0 FP Pin PL Footprint 0 0 0 0 0 0 0 0 0 0 FP Pin PL Footprint 0 0 0 0 0 0 0 0 FP Pin TQFP Footprint 0 0 0 0 0 0 0 0 FP 0 Pin SOI Footprint 0 0 0 0 FP 0 Pin SOI Footprint 0 0 0 0 J X PIN HR 0 0 0 0 0 0 0 0 0 0 0 0 J X PIN HR 0 0 0 0 0 0 0 0 0 0 0 0 FP Pin SOI Footprint 0 0 FP Pin SOI Footprint 0 0 [0:],,,0 [0:],,,,0 IRQ#,,0 TS#,,0 T#,,0 R/WR#,,0 URST#,,0 IP#,,0 RTRY#,,0 T#,,0 TST,0 POR#,,0 R#,,0 LLK,,0 G#,,0 #,,0 I#,,0 TSIZ,,0 LLOKI#,0 USRO,,0 TSIZ0,,0 P,,,,0 S_#,,0 S_#,,0 S_0#,,,0 S_#,,0 GPL_#,,,,0 GPL_#,,,,0 GPL_0#,,,,0 GPL_#,,,,0 S_#,,,0 S_#,,,0 S_#,,,0 S_0#,,,0 IRQ#,,0 SFLSH#,,,0 S0#,,0 SSRM#,,,0 S#,,0 S#,,0 S#,,0 S#,,0 GPL_#,,,0 GPL_#,,,,0 GPL_#,,,0 IGN#,0 R,0 R0,0 R,0 IRQ#,,0 IRQ0#,,0 LINT#,,0 P0,,0 P,,0 P,,0 P,,0 MOK,,0 SRST#,,0 MOK,,0 HRST#,,0 S#,0

-000-00- 00 VI PLX THNOLOGY 0 Maude ve, Sunnyvale, 0 ustom 0 WWW.PLXTH.OM Size ocument Number Rev ate: Sheet of 0 0 0 0 R R R0 0 0 0 0 0 0 0 0 P P P P P P P P P P0 P P P P P P0 P P P P IP_ IP_ IP_ IP_ IP_0 IP_ IP_ IP_ IP_ IP_0 IP_ IP_ IP_ IP_ IP_ IP_ P P P P0 P P P P P P0 P P P P P P P P0 P P P P P P P P P P P P P P P0 P P P P P P TP0 VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP0 VI TP VI TP VI TP00 VI TP VI TP0 VI TP0 VI TP0 VI TP0 VI TP VI TP0 VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP0 VI TP0 VI TP0 VI TP0 VI TP VI TP VI TP0 VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP0 VI TP VI TP0 VI TP0 VI TP VI TP0 VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP0 VI TP0 VI TP VI TP VI TP VI TP VI TP VI TP0 VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP0 VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP0 VI TP0 VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP0 VI TP0 VI TP VI TP VI TP0 VI TP VI TP0 VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP0 VI TP0 VI TP VI TP VI TP VI TP VI TP0 VI TP VI TP VI TP0 VI TP VI TP VI TP VI TP0 VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP0 VI TP VI TP VI TP VI TP0 VI TP VI TP VI TP VI TP VI TP VI TP0 VI TP VI TP0 VI TP VI TP00 VI TP VI TP VI TP0 VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP0 VI TP VI TP0 VI TP VI TP VI TP VI TP VI TP0 VI TP VI TP VI TP VI TP VI TP VI TP0 VI TP VI TP VI TP VI TP0 VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP0 VI TP0 VI TP VI TP VI TP VI TP VI TP VI TP VI TP VI TP0 VI TP VI TP00 VI TP VI TP0 VI TP VI TP VI TP VI TP VI [:0], /0#, /#, /#, /#, TRY#, IRY#, STOP#, FRM#, VSL#, SRR#, PRR#, LOK#, PR#, RQ#, INT#, PM#, NUM# HRST#,, SRST#,, TK POR#,,, RSTONF#, WIT_#,, R[:0], [0:],,,, P[:0],, P[:],, P[:],, P[:],,,, IP_[:0],, IP_[:0], K TRST# S#,, S#,, S#,, TI, S#,, TO S#, SSRM#,,, SFLSH#,,, XF _#, _#, XTL VSYN XTL XTLK L_, WIT_#, L_,, IRQ#,, IRQ#,, S_0#,,, FRZ, S#, IRQ0#,, IRQ#,, S_#,, S_#,, S_#,, S_#,,, S_0#,,, S_#,,, GPL_0#,,,, GPL_#,,,, S_#,,, GPL_#,,, GPL_#,,, GPL_#,,,, GPL_#,,,, GPL_#,,,, MOK,, OP0,, OP,, TXP,, MOK,, URST#,, LINT#,, T#,, TS#,, IP#,, R/WR#,, LRSTO#, LLOKI#, T#,, IGN#, R#,, USRO,, #,, RTRY#,, P,,,, I#,, SK LLK,, MO0 S O MO TST, G#,, Lon/Lin TSIZ0,, S0#,, P,, P,, TSIZ,, P,, P0,, LK, RST#, GNT#, ISL, [0:],,,

RST R/T US TST ONNTOR ONTROL SIGNL ONNTOR FLSH SRM.V Prototype rea URT MP0 GN POWR SUPPLY PI0 V MP0 Peripheral onnector Universal PI onnector (.V/V) Misc Parts G L P P PNL Static ag RS able L LV00 P racket SRW SRW Panel Screws Panel Screws PLX THNOLOGY 0 Maude ve, Sunnyvale, 0 WWW.PLXTH.OM LYOUT Size ocument Number Rev ustom -000-00- 00 ate: Sheet of