MC14049B, MC14050B. Hex Buffer

Similar documents
MC14049B, MC14050B. Hex Buffer

MC14584B. Hex Schmitt Trigger

74HC of 8 Decoder/ Demultiplexer. High Performance Silicon Gate CMOS

MC14070B, MC14077B CMOS SSI. Quad Exclusive OR and NOR Gates

MC74AC132, MC74ACT132. Quad 2 Input NAND Schmitt Trigger

SN74LS145MEL. 1 of 10 Decoder/Driver Open Collector LOW POWER SCHOTTKY

SN74LS157MEL. Quad 2 Input Multiplexer LOW POWER SCHOTTKY

SN74LS132MEL. Quad 2 Input Schmitt Trigger NAND Gate LOW POWER SCHOTTKY

MC74HC132A. Quad 2 Input NAND Gate with Schmitt Trigger Inputs. High Performance Silicon Gate CMOS

MC74VHC14. Hex Schmitt Inverter

MC74VHC132. Quad 2 Input NAND Schmitt Trigger

MC74AC138, MC74ACT of 8 Decoder/Demultiplexer

MC14001B, MC14011B, MC14023B, MC14025B, MC14071B, MC14073B, MC14081B, MC14082B

NE522 High Speed Dual Differential Comparator/Sense Amp

MC74HC139A. Dual 1 of 4 Decoder/ Demultiplexer. High Performance Silicon Gate CMOS

MC14099B. 8-Bit Addressable Latches

MC74AC109, MC74ACT109. Dual JK Positive Edge Triggered Flip Flop

MC Bit Magnitude Comparator

FST Bit Bus Switch

74HC244 Octal 3 State Noninverting Buffer/Line Driver/ Line Receiver

74HC74. Dual D Flip Flop with Set and Reset. High Performance Silicon Gate CMOS

SN74LS151MEL. 8 Input Multiplexer LOW POWER SCHOTTKY

NLSV2T Bit Dual-Supply Inverting Level Translator

74HCT245. Octal 3-State Noninverting Bus Transceiver with LSTTL-Compatible Inputs. High-Performance Silicon-Gate CMOS

BAS19LT1G, BAS20LT1G, BAS21LT1G, BAS21DW5T1G. High Voltage Switching Diode HIGH VOLTAGE SWITCHING DIODE

MC14514B, MC14515B. 4 Bit Transparent Latch / 4 to 16 Line Decoder

MC454B, MC45B BLOCK DIAGRAM DECODE TRUTH TABLE (Strobe = )* DATA DATA 2 DATA 3 DATA 4 INHIBIT = PIN = PIN 2 TRANSPARENT LATCH 9 S S2 S3 8

MC74HC138A. 1-of-8 Decoder/ Demultiplexer. High Performance Silicon Gate CMOS

MC74LV594A. 8-Bit Shift Register with Output Register

MC74AC74, MC74ACT74. Dual D Type Positive Edge Triggered Flip Flop

74FST Bit Bus Switch

SN74LS125A, SN74LS126A. Quad 3 State Buffers LOW POWER SCHOTTKY. LS125A LS126A TRUTH TABLES ORDERING INFORMATION

MMBFJ309L, MMBFJ310L, SMMBFJ309L, SMMBFJ310L. JFET - VHF/UHF Amplifier Transistor. N Channel

MC14532B. MARKING DIAGRAMS. MAXIMUM RATINGS (Voltages Referenced to V SS ) (Note 2.) ORDERING INFORMATION PDIP 16 P SUFFIX CASE 648

SN74LS147, SN74LS Line to 4 Line and 8 Line to 3 Line Priority Encoders LOW POWER SCHOTTKY

LOW POWER SCHOTTKY. ESD > 3500 Volts. GUARANTEED OPERATING RANGES ORDERING INFORMATION V CC 8 7 GND

MC14060B. 14 Bit Binary Counter and Oscillator

MC74HCT573A/D. Octal 3-State Noninverting Transparent Latch with LSTTL Compatible Inputs. High Performance Silicon Gate CMOS

MC74HCT138A. 1 of 8 Decoder/ Demultiplexer with LSTTL Compatible Inputs. High Performance Silicon Gate CMOS

MC74LCX74. Low-Voltage CMOS Dual D-Type Flip-Flop. With 5 V Tolerant Inputs

MC74HC244A Octal 3 State Noninverting Buffer/Line Driver/ Line Receiver

NLSV22T244. Dual 2-Bit Dual-Supply Non-Inverting Level Translator

V N (8) V N (7) V N (6) GND (5)

MC3346. General Purpose Transistor Array One Differentially Connected Pair and Three Isolated Transistor Arrays

74HCT32. Quad 2 Input OR Gate with LSTTL Compatible Inputs. High Performance Silicon Gate CMOS

NTF3055L175. Power MOSFET 2.0 A, 60 V, Logic Level. N Channel SOT AMPERES, 60 VOLTS R DS(on) = 175 m

onlinecomponents.com

2N4123, 2N4124. General Purpose Transistors. NPN Silicon. Pb Free Packages are Available* Features MAXIMUM RATINGS

2N5401. PNP Silicon. These are Pb Free Devices* Features. MAXIMUM RATINGS THERMAL CHARACTERISTICS MARKING DIAGRAM

NTF6P02T3. Power MOSFET -6.0 Amps, -20 Volts. P-Channel SOT AMPERES -20 VOLTS R DS(on) = 44 m (Typ.)

NDF08N50Z, NDP08N50Z. N-Channel Power MOSFET. Low ON Resistance Low Gate Charge 100% Avalanche Tested These Devices are Pb Free and are RoHS Compliant

NTJD4105C. Small Signal MOSFET. 20 V / 8.0 V, Complementary, A / A, SC 88

2N3903, 2N3904. NPN Silicon. Pb Free Packages are Available* Features. MAXIMUM RATINGS. THERMAL CHARACTERISTICS (Note 1)

MMBF4391LT1, MMBF4392LT1, MMBF4393LT1. JFET Switching Transistors. N Channel. Pb Free Packages are Available.

MMBT5550L, MMBT5551L, SMMBT5551L. High Voltage Transistors. NPN Silicon

MC14175B. MARKING DIAGRAMS. MAXIMUM RATINGS (Voltages Referenced to V SS ) (Note 2.) ORDERING INFORMATION PDIP 16 P SUFFIX CASE 648

74FST Bit, 4 Port Bus Exchange Switch

74HC86. Quad 2 Input Exclusive OR Gate. High Performance Silicon Gate CMOS

MUR3020PTG SUR83020PTG MUR3040PTG MUR3060PTG SUR83060PTG. SWITCHMODE Power Rectifiers ULTRAFAST RECTIFIERS 30 AMPERES, VOLTS

MC10E171, MC100E171. 5VНECL 3-Bit 4:1 Multiplexer

MJW18020G. NPN Silicon Power Transistors High Voltage Planar 30 AMPERES 1000 VOLTS BV CES 450 VOLTS BV CEO, 250 WATTS

MC74VHC245. Octal Bus Buffer/Line Driver

MC74AC259, MC74ACT Bit Addressable Latch

LOW POWER SCHOTTKY. GUARANTEED OPERATING RANGES ORDERING INFORMATION PLASTIC N SUFFIX CASE 648

MC74HC4094A. 8-Bit Shift and Store Register. High Performance Silicon Gate CMOS

MMBZ5221BLT1 Series. Zener Voltage Regulators. 225 mw SOT 23 Surface Mount

SN74LS175MEL. Quad D Flip Flop LOW POWER SCHOTTKY

74HC245. Octal 3 State Noninverting Bus Transceiver. High Performance Silicon Gate CMOS

74HC32. Quad 2 Input OR Gate. High Performance Silicon Gate CMOS

BC337, BC337-25, BC Amplifier Transistors. NPN Silicon. These are Pb Free Devices. Features MAXIMUM RATINGS

74HC00. Quad 2-Input NAND Gate. High-Performance Silicon-Gate CMOS

NTF Power MOSFET 3.0 Amps, 60 Volts. N Channel SOT A, 60 V R DS(on) = 110 m

BC847BPDXV6T5G. SBC847BPDXV6 NPN/PNP Dual General Purpose Transistor

SN74LS373, SN74LS374. Octal Transparent Latch with 3 State Outputs; Octal D Type Flip Flop with 3 State Output LOW POWER SCHOTTKY

MC74LVX32. Quad 2-Input OR Gate. With 5 V Tolerant Inputs

LOW POWER SCHOTTKY. GUARANTEED OPERATING RANGES ORDERING INFORMATION

The MC10107 is a triple 2 input exclusive OR/NOR gate. P D = 40 mw typ/gate (No Load) t pd = 2.8 ns typ t r, t f = 2.

MC74ACT Input Universal Shift/Storage Register with Synchronous Reset and Common I/O Pins

BC846, BC847, BC848 Series. General Purpose Transistors. NPN Silicon

MC14511B. BCD To Seven Segment Latch/Decoder/Driver

SN74LS157MEL LOW POWER SCHOTTKY

74ALVC Low Voltage 1.8/2.5/3.3 V 16 Bit Buffer. With 3.6 V Tolerant Inputs and Outputs (3 State, Non Inverting)

BC487, BC487B. High Current Transistors. NPN Silicon. Pb Free Packages are Available* Features. MAXIMUM RATINGS MARKING DIAGRAM

1PMT5920B Series. 3.2 Watt Plastic Surface Mount POWERMITE Package PLASTIC SURFACE MOUNT 3.2 WATT ZENER DIODES VOLTS

NGTG50N60FLWG IGBT. 50 A, 600 V V CEsat = 1.65 V

NL37WZ07. Triple Buffer with Open Drain Outputs

P2N2907ARL1G. Amplifier Transistor. PNP Silicon. These are Pb -Free Devices* Features. MAXIMUM RATINGS THERMAL CHARACTERISTICS

MMBZ5221BLT1 Series. Zener Voltage Regulators. 225 mw SOT 23 Surface Mount

NTD30N02T4G. Power MOSFET 30 Amps, 24 Volts. N Channel DPAK. 30 AMPERES 24 VOLTS R DS(on) = 11.2 m (Typ.)

MC10E163, MC100E163. 5VНECL 2-Bit 8:1 Multiplexer

NL17SV16. Ultra-Low Voltage Buffer

Figure 1. Pinout: 16 Lead Packages Conductors (Top View) ORDERING INFORMATION Figure 2. Logic Symbol PIN ASSIGNMENT

Schmitt Trigger Inputs Outputs Source/Sink 24 ma ACT132 Has TTL Compatible Inputs. ORDERING INFORMATION

MC74HC244A. Octal 3-State Noninverting Buffer/Line Driver/ Line Receiver. High Performance Silicon Gate CMOS

2N4403. PNP Silicon. Pb Free Packages are Available* Features MAXIMUM RATINGS THERMAL CHARACTERISTICS MARKING DIAGRAM

LOW POWER SCHOTTKY. GUARANTEED OPERATING RANGES ORDERING INFORMATION PLASTIC N SUFFIX CASE 648

MC1403, B. Low Voltage Reference PRECISION LOW VOLTAGE REFERENCE

NGTB40N60FLWG IGBT. 40 A, 600 V V CEsat = 1.85 V

MARKING DIAGRAMS 16 LOGIC DIAGRAM DIP PIN ASSIGNMENT TRUTH TABLE ORDERING INFORMATION CDIP 16 L SUFFIX CASE 620 MC10173L AWLYYWW

NGTB30N120LWG IGBT. 30 A, 1200 V V CEsat = 1.75 V E off = 1.0 mj

Transcription:

MC404B, MC4050B Hex Buffer The MC404B Hex Inverter/Buffer and MC4050B Noninverting Hex Buffer are constructed with MOS PChannel and NChannel enhancement mode devices in a single monolithic structure. These complementary MOS devices find primary use where low power dissipation and/or high noise immunity is desired. These devices provide logic level conversion using only one supply voltage,. The inputsignal high level (V IH ) can exceed the supply voltage for logic level conversions. Two TTL/DTL loads can be driven when the devices are used as a CMOStoTTL/DTL converter ( = 5.0 V, V OL 0.4 V, I OL 3.2 ma). Note that pins 3 and 6 are not connected internally on these devices; consequently connections to these terminals will not affect circuit operation. Features High Source and Sink Currents HightoLow Level Converter Supply Voltage Range = 3.0 V to V V IN can exceed Meets JEDEC B Specifications Improved ESD Protection On All Inputs These Devices are PbFree and are RoHS Compliant MAXIMUM RATINGS (Voltages Referenced to ) Symbol Parameter Value Unit DC Supply Voltage Range 0.5 to +.0 V V in Input Voltage Range (DC or Transient) 0.5 to +.0 V V out Output Voltage Range (DC or Transient) 0.5 to + V 0.5 I in Input Current (DC or Transient) per Pin ±0 ma I out Output Current (DC or Transient) per Pin ±45 ma P D Power Dissipation, per Package (Note ) (Plastic) (SOIC) 25 740 mw T A Ambient Temperature Range 55 to +25 C T stg Storage Temperature Range 65 to +50 C T L Lead Temperature (Second Soldering) 260 C. Temperature Derating: See Figure 3. This device contains protection circuitry to protect the inputs against damage due to high static voltages or electric fields referenced to the pin only. Extra precautions must be taken to avoid applications of any voltage higher than the maximum rated voltages to this highimpedance circuit. For proper operation, the ranges V in V and V out are recommended. Unused inputs must always be tied to an appropriate logic voltage level (e.g., either or ). Unused outputs must be left open. xx A WL, L YY, Y WW, W G or PDIP6 P SUFFIX CASE 64 SOIC6 D SUFFIX CASE 75B TSSOP6 DT SUFFIX CASE 4F SOEIAJ6 F SUFFIX CASE 66 MARKING DIAGRAMS = Specific Device Code = Assembly Location = Wafer Lot = Year = Work Week = PbFree Indicator MC40xxBCP AWLYYWWG 40xxBG AWLYWW 4 050B ALYW MC40xxB ALYWG ORDERING INFORMATION See detailed ordering and shipping information in the package dimensions section on page 2 of this data sheet. 6 6 6 6 (Note: Microdot may be in either location) Semiconductor Components Industries, LLC, 20 June, 20 Rev. 7 Publication Order Number: MC404B/D

MC404B, MC4050B MC404B LOGIC DIAGRAM MC4050B PIN ASSIGNMENT 3 2 3 2 6 NC 5 4 5 4 OUT A IN A 2 3 5 4 OUT F IN F 7 6 7 6 OUT B IN B 4 5 3 2 NC OUT E 0 0 OUT C 6 IN E 2 2 IN C 7 0 OUT D IN D 4 5 NC = PIN 3, 6 = PIN = PIN 4 5 NC = PIN 3, 6 = PIN = PIN ORDERING INFORMATION Device Package Shipping MC404BCPG MC404BDG MC404BDR2G MC404BFELG PDIP6 (PbFree) SOIC6 (PbFree) SOIC6 (PbFree) SOEIAJ6 (PbFree) 500 Units / Rail 4 Units / Rail 2500 Units / Tape & Reel 2000 Units / Tape & Reel MC4050BCPG MC4050BDG MC4050BDR2G MC4050BDTG MC4050BDTR2G MC4050BFELG PDIP6 (PbFree) SOIC6 (PbFree) SOIC6 (PbFree) TSSOP6* (PbFree) TSSOP6* (PbFree) SOEIAJ6 (PbFree) 500 Units / Rail 4 Units / Rail 2500 Units / Tape & Reel 6 Units / Rail 2500 Units / Tape & Reel 2000 Units / Tape & Reel For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD0/D. *This package is inherently PbFree. 2

MC404B, MC4050B ELECTRICAL CHARACTERISTICS (Voltages Referenced to ) Î 55 C + 25 C ÎÎ + 25 C V Î Characteristic Î Symbol DD Vdc Min MaxÎ Min TypÎ Max Min Max Unit (Note 2) Output Voltage 0 Level V Î V in = Î OL 5.0 0.05 0 0.05 0.05 Vdc ÎÎ 0 0 0.05 5 0.05Î 0 0.05 0.05 Î Level Î V OH 5.0 4.5 Î 4.5 5.0Î 4.5 Vdc V Î in = 0 0.5.5 0.5 5 4.5 4.5 5 4.5 Î Input Voltage 0 Level V IL ÎÎ Vdc Î (V O = 4.5 Vdc) 5.0.5Î 2.25Î.5.5 (V Î O =.0 Vdc) 0 3.0 4.50 3.0 3.0 (V O = 3.5 Vdc) 5 4.0Î 6.75Î 4.0 4.0 Î Level V IH ÎÎ Vdc Î (V O = 0.5 Vdc) 5.0 3.5 Î 3.5 2.75Î 3.5 (V Î O =.0 Vdc) 0 7.0 7.0 5.50 7.0 (V O =.5 Vdc) 5 Î.25Î Î Output Drive Current Î I OH ÎÎ madc Î (V OH = 2.5 Vdc) Source 5.0.6 Î.25 2.5Î.0 (V Î OH =.5 Vdc) 0.6.30 2.6.0 (V OH = 3.5 Vdc) 5 4.7 Î 3.75 0Î 3.0 Î (V OL = 0.4 Vdc) Sink Î I OL 5.0 3.75 Î (V OL = 0.5 Vdc) 0 0 3.2 Î.0 6.0 2.6 6 Î 6.6 madc (V OL =.5 Vdc) 5 30 24 40 Input Current I in 5 ±0. ±0.0000 ±0. ±.0 Adc Input Capacitance (V in = 0) C in 0 20 pf Î Î ÎÎ Quiescent Current (Per Package) I Î DD 5.0.0 0.002.0 30 Adc 0 2.0Î 0.004Î 2.0 60 5 4.0 0.006 4.0 20 Total Supply Current (Notes 3 & 4) I Î T 5.0 Î I T = (. A/kHz) f + I DD Adc (Dynamic plus Quiescent, 0 I Î per package) 5 ÎÎ T = (3.5 A/kHz) f + I DD I T = (5.3 A/kHz) f + I DD (C Î L = 50 pf on all outputs, all buffers switching 2. Data labelled Typ is not to be used for design purposes but is intended as an indication of the IC s potential performance. 3. The formulas given are for the typical characteristics only at + 25 C 4. To calculate total supply current at loads other than 50 pf: I T (C L ) = I T (50 pf) + (C L 50) Vfk Where: I T is in A (per Package), C L in pf, V = ( ) in volts, f in khz is input frequency and k = 0.002. 3

MC404B, MC4050B AC SWITCHING CHARACTERISTICS (Note 5) (C L = 50 pf, T A = + 25 C) Characteristic ÎÎ Symbol Î Î Min Î Typ Î Max Unit Vdc (Note 6) Output Rise Time t t TLH = (0.7 ns/pf) C L ÎÎ TLH ns Î Î Î + 65 ns 5.0 00 60 t TLH = (0.25 ns/pf) C L + 37.5 ns ÎÎ 0 Î Î 50 Î 0 t TLH = (0.2 ns/pf) C L + 30 ns 5 40 60 Output Fall Time t t THL = (0.2 ns/pf) C L + 30 ns ÎÎ THL ns Î 5.0 Î Î 40 Î 60 t THL = (0.06 ns/pf) C L + 7 ns ÎÎ 0 Î Î 20 Î 40 t THL = (0.04 ns/pf) C L + 3 ns 5 5 30 Propagation Delay Time t t PLH = (0.33 ns/pf) C L + 63.5 ns ÎÎ PLH ns Î 5.0 Î Î 0 Î 40 t PLH = (0. ns/pf) C L + 30.5 ns ÎÎ 0 Î Î 40 Î 0 t PLH = (0.06 ns/pf) C L + 27 ns 5 30 60 Propagation Delay Time t t PHL = (0.2 ns/pf) C L + 30 ns ÎÎ PHL ns Î 5.0 Î Î 40 Î 0 t PHL = (0. ns/pf) C L + 5 ns ÎÎ 0 Î Î 20 Î 40 t PHL = (0.05 ns/pf) C L + 2.5 ns 5. The formulas given are for the typical characteristics only at 25 C. 6. Data labeled Typ is not to be used for design purposes but is intended as an indication of the IC s potential performance. 5 5 30 MC404B MC4050B MC404B MC4050B I OH I OL V OH V OL I OL V OL I OH V OH V DS = V OH - = V OL 0 60 I OH, OUTPUT SOURCE CURRNT (madc) - 0-20 - 30-40 V GS = 0 Vdc V GS = 5 Vdc V GS = 5.0 Vdc MAXIMUM CURRENT LEVEL I OL, OUTPUT SINK CURRENT (madc) 20 0 40 V GS = 5 Vdc V GS = 0 Vdc MAXIMUM CURRENT LEVEL V GS = 5.0 Vdc - 50-0 -.0-6.0-4.0-2.0 0 V DS, DRAIN-TO-SOURCE VOLTAGE (Vdc) Figure. Typical Output Source Characteristics 0 0 2.0 4.0 6.0.0 0 V DS, DRAIN-TO-SOURCE VOLTAGE (Vdc) Figure 2. Typical Output Sink Characteristics 4

MC404B, MC4050B P D, MAXIMUM POWER DISSIPATION (mw) PER PACKAGE 200 00 000 00 25 00 740 700 600 500 400 300 200 00 0 25 (P) PDIP (D) SOIC 50 75 00 25 T A, AMBIENT TEMPERATURE ( C) 50 75 75 mw (P) 20 mw (D) Figure 3. Ambient Temperature Power Derating 20 ns 20 ns INPUT 0% 50% 0% PULSE GENERATOR V in # V out t PHL OUTPUT MC404B t PLH 0% 50% 0% t THL t PLH t TLH V OH V OL # Invert on MC404B only C L OUTPUT MC4050B t PHL 0% 50% 0% t PHL V OH V OL t TLH t THL Figure 4. Switching Time Test Circuit and Waveforms 5

MC404B, MC4050B PACKAGE DIMENSIONS PDIP6 P SUFFIX PLASTIC DIP PACKAGE CASE 640 ISSUE T 6 A B NOTES:. DIMENSIONING AND TOLERANCING PER ANSI Y4.5M, 2. 2. CONTROLLING DIMENSION: INCH. 3. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL. 4. DIMENSION B DOES NOT INCLUDE MOLD FLASH. 5. ROUNDED CORNERS OPTIONAL. H G F D 6 PL S C K 0.25 (0.00) M T SEATING T PLANE A M J L M INCHES MILLIMETERS DIM MIN MAX MIN MAX A 0.740 0.770.0.55 B 0.250 0.270 6.35 6.5 C 0.45 0.75 3.6 4.44 D 0.05 0.02 0.3 0.53 F 0.040 0.70.02.77 G 0.00 BSC 2.54 BSC H 0.050 BSC.27 BSC J 0.00 0.05 0.2 0.3 K 0.0 0.30 2.0 3.30 L 0.25 0.305 7.50 7.74 M 0 0 0 0 S 0.020 0.040 0.5.0 6

MC404B, MC4050B PACKAGE DIMENSIONS SOIC6 D SUFFIX PLASTIC SOIC PACKAGE CASE 75B05 ISSUE K A 6 B P PL 0.25 (0.00) M B S NOTES:. DIMENSIONING AND TOLERANCING PER ANSI Y4.5M, 2. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. 4. MAXIMUM MOLD PROTRUSION 0.5 (0.006) PER SIDE. 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.27 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. T SEATING PLANE G D 6 PL K C M R X 45 J F MILLIMETERS INCHES DIM MIN MAX MIN MAX A.0 0.00 0.36 0.33 B 3.0 4.00 0.50 0.57 C.35.75 0.054 0.06 D 0.35 0.4 0.04 0.0 F 0.40.25 0.06 0.04 G.27 BSC 0.050 BSC J 0. 0.25 0.00 0.00 K 0.0 0.25 0.004 0.00 M 0 7 0 7 P 5.0 6.20 0.22 0.244 R 0.25 0.50 0.00 0.0 0.25 (0.00) M T B S A S SOLDERING FOOTPRINT* X 6.40 6X.2 6 6X 0.5.27 PITCH DIMENSIONS: MILLIMETERS *For additional information on our PbFree strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. 7

MC404B, MC4050B PACKAGE DIMENSIONS TSSOP6 DT SUFFIX PLASTIC TSSOP PACKAGE CASE 4F0 ISSUE B 0.5 (0.006) T 0.5 (0.006) T 0.0 (0.004) T SEATING PLANE L U PIN IDENT. U D S S 2X L/2 C 6X K REF 0.0 (0.004) M T U S V S K 6 A V G J K ÇÇÇ ÉÉÉ B SECTION NN U J N 0.25 (0.00) M N F DETAIL E H DETAIL E W NOTES:. DIMENSIONING AND TOLERANCING PER ANSI Y4.5M, 2. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A DOES NOT INCLUDE MOLD FLASH. PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.5 (0.006) PER SIDE. 4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.00) PER SIDE. 5. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.0 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. 6. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. 7. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE W. MILLIMETERS INCHES DIM MIN MAX MIN MAX A 4.0 5.0 0.3 0.200 B 4.30 4.50 0.6 0.77 C.20 0.047 D 0.05 0.5 0.002 0.006 F 0.50 0.75 0.020 0.030 G 0.65 BSC 0.026 BSC H 0. 0.2 0.007 0.0 J 0.0 0.20 0.004 0.00 J 0.0 0.6 0.004 0.006 K 0. 0.30 0.007 0.02 K 0. 0.25 0.007 0.00 L 6.40 BSC 0.252 BSC M 0 0 SOLDERING FOOTPRINT* 7.06 0.65 PITCH 6X 0.36 6X.26 DIMENSIONS: MILLIMETERS *For additional information on our PbFree strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

MC404B, MC4050B PACKAGE DIMENSIONS SOEIAJ6 F SUFFIX PLASTIC EIAJ SOIC PACKAGE CASE 660 ISSUE A e 6 Z b D A H E A 0.3 (0.005) M 0.0 (0.004) E VIEW P M L E Q L DETAIL P c NOTES:. DIMENSIONING AND TOLERANCING PER ANSI Y4.5M, 2. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS AND ARE MEASURED AT THE PARTING LINE. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.5 (0.006) PER SIDE. 4. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. 5. THE LEAD WIDTH DIMENSION (b) DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.0 (0.003) TOTAL IN EXCESS OF THE LEAD WIDTH DIMENSION AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSIONS AND ADJACENT LEAD TO BE 0.46 ( 0.0). MILLIMETERS INCHES DIM MIN MAX MIN MAX A --- 2.05 --- 0.0 A 0.05 0.20 0.002 0.00 b 0.35 0.50 0.04 0.020 c 0.0 0.20 0.007 0.0 D.0 0.50 0.30 0.43 E 5.0 5.45 0.20 0.25 e.27 BSC 0.050 BSC H E 7.40.20 0.2 0.323 L 0.50 0.5 0.020 0.033 L E.0.50 0.043 0.05 M 0 0 0 0 Q 0.70 0.0 0.02 0.035 Z --- 0.7 --- 0.03 ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Typical parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including Typicals must be validated for each customer application by customer s technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. PUBLICATION ORDERING INFORMATION LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 563, Denver, Colorado 027 USA Phone: 303675275 or 00344360 Toll Free USA/Canada Fax: 303675276 or 00344367 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 002255 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 42 33 70 20 Japan Customer Focus Center Phone: 35773350 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative MC404B/D