The 74LV08 provides a quad 2-input AND function.

Similar documents
The 74LV32 provides a quad 2-input OR function.

Temperature range Name Description Version XC7SET32GW 40 C to +125 C TSSOP5 plastic thin shrink small outline package; 5 leads; body width 1.

2-input EXCLUSIVE-OR gate

2-input AND gate with open-drain output. The 74AHC1G09 is a high-speed Si-gate CMOS device.

74HC1G02; 74HCT1G02. The standard output currents are half those of the 74HC02 and 74HCT02.

74HC1G86; 74HCT1G86. 2-input EXCLUSIVE-OR gate. The standard output currents are half those of the 74HC/HCT86.

74AHC1G00; 74AHCT1G00

74VHC08; 74VHCT08. The 74VHC08; 74VHCT08 provide the quad 2-input AND function.

74AHC02; 74AHCT02. The 74AHC02; 74AHCT02 provides a quad 2-input NOR function.

XC7SET General description. 2. Features. 3. Applications. Ordering information. Inverting Schmitt trigger

Dual 2-to-4 line decoder/demultiplexer

74HC2G34; 74HCT2G34. The 74HC2G34; 74HCT2G34 is a high-speed Si-gate CMOS device. The 74HC2G34; 74HCT2G34 provides two buffers.

74LV General description. 2. Features. 8-bit addressable latch

The 74LVC1G02 provides the single 2-input NOR function.

74HC1GU04GV. 1. General description. 2. Features. 3. Ordering information. Marking. 5. Functional diagram. Inverter

74HC02; 74HCT02. The 74HC02; 74HCT02 provides a quad 2-input NOR function.

74AHC2G126; 74AHCT2G126

74AHC86; 74AHCT86. Quad 2-input EXCLUSIVE-OR gate. The 74AHC86; 74AHCT86 provides a 2-input exclusive-or function.

74AHC1G14; 74AHCT1G14

74AHC14; 74AHCT14. Hex inverting Schmitt trigger

74LVU General description. 2. Features. 3. Applications. Hex inverter

The 74LVC1G11 provides a single 3-input AND gate.

74AHC125; 74AHCT125. Quad buffer/line driver; 3-state

74HC238; 74HCT to-8 line decoder/demultiplexer

74LV General description. 2. Features. 3. Applications. 8-bit serial-in/serial-out or parallel-out shift register; 3-state

Octal bus transceiver; 3-state

HEF4028B. 1. General description. 2. Features. 3. Applications. 4. Ordering information. BCD to decimal decoder

74AHC541; 74AHCT541. Octal buffer/line driver; 3-state. The 74AHC541; 74AHCT541 is a high-speed Si-gate CMOS device.

Temperature range Name Description Version 74LVC74AD 40 C to +125 C SO14 plastic small outline package; 14 leads;

74AHC244; 74AHCT244. Octal buffer/line driver; 3-state. The 74AHC244; 74AHCT244 is a high-speed Si-gate CMOS device.

74HC3G14; 74HCT3G14. Triple inverting Schmitt trigger. The 74HC3G14; 74HCT3G14 is a high-speed Si-gate CMOS device.

The 74HC21 provide the 4-input AND function.

The 74LV08 provides a quad 2-input AND function.

74AHC259; 74AHCT259. The 74AHC259; 74AHCT259 has four modes of operation:

74HC154; 74HCT to-16 line decoder/demultiplexer

Dual JK flip-flop with reset; negative-edge trigger

Dual 3-channel analog multiplexer/demultiplexer with supplementary switches

74HC4002; 74HCT General description. 2. Features and benefits. 3. Ordering information. Dual 4-input NOR gate

74HC86; 74HCT86. Quad 2-input EXCLUSIVE-OR gate. The 74HC86; 74HCT86 provides a 2-input EXCLUSIVE-OR function.

74LVT125; 74LVTH General description. 2. Features. 3. Quick reference data. 3.3 V quad buffer; 3-state

74HC30; 74HCT General description. 2. Features and benefits. 3. Ordering information. 8-input NAND gate

74HC20; 74HCT General description. 2. Features and benefits. 3. Ordering information. Dual 4-input NAND gate

74HC03-Q100; 74HCT03-Q100

74HC1G02-Q100; 74HCT1G02-Q100

74LVC General description. 2. Features and benefits. Ordering information. Octal D-type flip-flop with data enable; positive-edge trigger

74LVC General description. 2. Features and benefits. 3. Ordering information. Triple 3-input OR gate. The 74LVC332 is a triple 3-input OR gate.

74HC1G32-Q100; 74HCT1G32-Q100

74HC1G125; 74HCT1G125

74HC30-Q100; 74HCT30-Q100

Octal D-type transparent latch; 3-state

74HC1G08; 74HCT1G08. 1 General description. 2 Features. 3 Ordering information. 2-input AND gate

74HC00; 74HCT00. The 74HC00; 74HCT00 provides a quad 2-input NAND function.

74HC08-Q100; 74HCT08-Q100

BCD to 7-segment latch/decoder/driver

74HC4017; 74HCT4017. Johnson decade counter with 10 decoded outputs

5-stage Johnson decade counter

74HC08; 74HCT General description. 2. Features and benefits. 3. Ordering information. Quad 2-input AND gate

The 74LVC10A provides three 3-input NAND functions.

74HC30; 74HCT General description. 2. Features and benefits. 3. Ordering information. 8-input NAND gate

74HC4050-Q100. Hex non-inverting HIGH-to-LOW level shifter

The 74LVC00A provides four 2-input NAND gates.

74HC2G08-Q100; 74HCT2G08-Q100

74LVC32A. 1. General description. 2. Features and benefits. 3. Ordering information. Quad 2-input OR gate

8-bit serial-in/parallel-out shift register

74HC10; 74HCT General description. 2. Features and benefits. 3. Ordering information. Triple 3-input NAND gate

74HC151-Q100; 74HCT151-Q100

74HC2G08; 74HCT2G General description. 2. Features and benefits. 3. Ordering information. Dual 2-input AND gate

74HC02; 74HCT02. The 74HC02; 74HCT02 provides a quad 2-input NOR function.

Hex inverting Schmitt trigger with 5 V tolerant input

Dual buffer/line driver; 3-state

8-bit binary counter with output register; 3-state

74HC123; 74HCT123. Dual retriggerable monostable multivibrator with reset

74HC04; 74HCT General description. 2. Features and benefits. 3. Ordering information. Hex inverter

74AHC373; 74AHCT373. Octal D-type transparant latch; 3-state

74HC32-Q100; 74HCT32-Q100

74HC594; 74HCT bit shift register with output register

74HC153-Q100; 74HCT153-Q100

74HC2G16; 74HCT2G16. The 74HC2G16; 74HCT2G16 is a high-speed Si-gate CMOS device. The 74HC2G16; 74HCT2G16 provides two buffers.

14-stage binary ripple counter

74HC540; 74HCT540. Octal buffer/line driver; 3-state; inverting

74HC General description. 2. Features. 3-to-8 line decoder, demultiplexer with address latches; inverting

74AHC30-Q100; 74AHCT30-Q100

Octal buffer/line driver; 3-state

Hex inverter with open-drain outputs

3-to-8 line decoder, demultiplexer with address latches

74HC153; 74HCT General description. 2. Features and benefits. Dual 4-input multiplexer

Quad bus transceiver; 3-state. The output enable inputs (OEA and OEB) can be used to isolate the buses.

74HC2G08; 74HCT2G General description. 2. Features and benefits. 3. Ordering information. Dual 2-input AND gate

In data sheets and application notes which still contain NXP or Philips Semiconductors references, use the references to Nexperia, as shown below.

NXP 74HC_HCT1G00 2-input NAND gate datasheet

74LV General description. 2. Features and benefits. 3. Ordering information. Dual D-type flip-flop with set and reset; positive-edge trigger

74HC280; 74HCT bit odd/even parity generator/checker

74ALVC04. 1 General description. 2 Features and benefits. 3 Ordering information. Hex inverter

HEF40175B. 1. General description. 2. Features and benefits. 3. Applications. 4. Ordering information. Quad D-type flip-flop

74HC123; 74HCT123. Dual retriggerable monostable multivibrator with reset

4-bit magnitude comparator

74AUP1G04-Q100. The 74AUP1G04-Q100 provides the single inverting buffer.

74HC244; 74HCT244. Octal buffer/line driver; 3-state

Dual buffer/line driver; 3-state

74HC139; 74HCT139. Dual 2-to-4 line decoder/demultiplexer

Transcription:

Quad 2-input ND gate Rev. 03 6 pril 2009 Product data sheet. General description 2. Features 3. Ordering information The is a low-voltage Si-gate CMOS device that is pin and function compatible with 74HC0 and 74HCT0. The provides a quad 2-input ND function. Wide operating voltage:.0 V to 5.5 V Optimized for low voltage applications:.0 V to 3.6 V ccepts TTL input levels between V CC = 2.7 V and V CC = 3.6 V Typical output ground bounce < 0. V at V CC = 3.3 V and T amb = 25 C Typical HIGH-level output voltage (V OH ) undershoot: > 2 V at V CC = 3.3 V and T amb =25 C ESD protection: HBM JESD22-4E exceeds 2000 V MM JESD22-5- exceeds 200 V Multiple package options Specified from 40 C to+5 C and from 40 C to +25 C Table. Type number Ordering information Package Temperature range Name Description Version N 40 C to +25 C DIP4 plastic dual in-line package; 4 leads (300 mil) SOT27- D 40 C to +25 C SO4 plastic small outline package; 4 leads; SOT0- body width 3.9 mm DB 40 C to +25 C SSOP4 plastic shrink small outline package; 4 leads; SOT337- body width 5.3 mm PW 40 C to +25 C TSSOP4 plastic thin shrink small outline package; 4 leads; body width 4.4 mm SOT402-

Quad 2-input ND gate 4. Functional diagram 2 & 3 2 4 5 B 2 2B Y 2Y 3 6 4 5 & 6 9 0 2 3 3 3B 4 4B 3Y 4Y mna222 9 0 2 3 & & B Y mna22 mna223 Fig. Logic symbol Fig 2. IEC logic symbol Fig 3. Logic diagram (one gate) 5. Pinning information 5. Pinning 4 V CC B Y 2 3 3 2 4B 4 B 2 4 V CC 3 4B 2 2B 4 5 0 4Y 3B Y 2 2B 3 4 5 2 0 4 4Y 3B 2Y GND 6 9 7 3 3Y 2Y GND 6 9 7 3 3Y 00aaj959 00aaj960 Fig 4. Pin configuration DIP4, SO4 Fig 5. Pin configuration (T)SSOP4 _3 NXP B.V. 2009. ll rights reserved. Product data sheet Rev. 03 6 pril 2009 2 of 3

Quad 2-input ND gate 5.2 Pin description Table 2. Pin description Symbol Pin Description, 2, 3, 4, 4, 9, 2 data input B, 2B, 3B, 4B 2, 5, 0, 3 data input Y, 2Y, 3Y, 4Y 3, 6,, data output GND 7 ground (0 V) V CC 4 supply voltage 6. Functional description Table 3. Function selection [] Input Output n nb ny L X L X L L H H H [] H = HIGH voltage level; L = LOW voltage level; X = don t care 7. Limiting values Table 4. Limiting values In accordance with the bsolute Maximum Rating System (IEC 6034). Voltages are referenced to GND (ground = 0 V). Symbol Parameter Conditions Min Max Unit V CC supply voltage 0.5 +7.0 V I IK input clamping current V I < 0.5 V or V I >V CC + 0.5 V [] - ±20 m I OK output clamping current V O < 0.5 V or V O >V CC + 0.5 V [] - ±50 m I O output current V O = 0.5 V to (V CC + 0.5 V) - ±25 m I CC supply current - 50 m I GND ground current 50 - m T stg storage temperature 65 +50 C P tot total power dissipation T amb = 40 C to +25 C [2] DIP4 package - 750 mw SO4, SSOP4, TSSOP4-500 mw [] The input and output voltage ratings may be exceeded if the input and output current ratings are observed. [2] For DIP4 packages: above 70 C the value of P tot derates linearly with 2 mw/k. For SO4 packages: above 70 C the value of P tot derates linearly with mw/k. For (T)SSOP4 packages: above 60 C the value of P tot derates linearly with 5.5 mw/k. _3 NXP B.V. 2009. ll rights reserved. Product data sheet Rev. 03 6 pril 2009 3 of 3

Quad 2-input ND gate. Recommended operating conditions Table 5. Recommended operating conditions Voltages are referenced to GND (ground = 0 V). Symbol Parameter Conditions Min Typ Max Unit V CC supply voltage [].0 3.3 5.5 V V I input voltage 0 - V CC V V O output voltage 0 - V CC V T amb ambient temperature 40 +25 +25 C t/ V input transition rise and fall rate V CC =.0 V to 2.0 V - - 500 ns/v V CC = 2.0 V to 2.7 V - - 200 ns/v V CC = 2.7 V to 3.6 V - - 00 ns/v V CC = 3.6 V to 5.5 V - - 50 ns/v [] The static characteristics are guaranteed from V CC =.2 V to V CC = 5.5 V, but LV devices are guaranteed to function down to V CC =.0 V (with input levels GND or V CC ). 9. Static characteristics Table 6. Static characteristics Voltages are referenced to GND (ground = 0 V). Symbol Parameter Conditions 40 C to +5 C 40 C to +25 C Unit Min Typ [] Max Min Max V IH HIGH-level input voltage V CC =.2 V 0.9 - - 0.9 - V V CC = 2.0 V.4 - -.4 - V V CC = 2.7 V to 3.6 V 2.0 - - 2.0 - V V CC = 4.5 V to 5.5 V 0.7V CC - - 0.7V CC - V V IL LOW-level input voltage V CC =.2 V - - 0.3-0.3 V V CC = 2.0 V - - 0.6-0.6 V V CC = 2.7 V to 3.6 V - - 0. - 0. V V CC = 4.5 V to 5.5 V - - 0.3V CC - 0.3V CC V V OH HIGH-level output voltage V I = V IH or V IL I O = 00 µ; V CC =.2 V -.2 - - - V I O = 00 µ; V CC = 2.0 V. 2.0 -. - V I O = 00 µ; V CC = 2.7 V 2.5 2.7-2.5 - V I O = 00 µ; V CC = 3.0 V 2. 3.0-2. - V I O = 00 µ; V CC = 4.5 V 4.3 4.5-4.3 - V I O = 6 m; V CC = 3.0 V 2.4 2.2-2.2 - V I O = 2 m; V CC = 4.5 V 3.6 4.2-3.5 - V _3 NXP B.V. 2009. ll rights reserved. Product data sheet Rev. 03 6 pril 2009 4 of 3

Quad 2-input ND gate Table 6. Static characteristics continued Voltages are referenced to GND (ground = 0 V). Symbol Parameter Conditions 40 C to +5 C 40 C to +25 C Unit V OL LOW-level output voltage V I = V IH or V IL I O = 00 µ; V CC =.2 V - 0 - - - V I O = 00 µ; V CC = 2.0 V - 0 0.2-0.2 V I O = 00 µ; V CC = 2.7 V - 0 0.2-0.2 V I O = 00 µ; V CC = 3.0 V - 0 0.2-0.2 V I O = 00 µ; V CC = 4.5 V - 0 0.2-0.2 V I O = 6 m; V CC = 3.0 V - 0.40-0.50 V I O = 2 m; V CC = 4.5 V - 0.35 0.55-0.65 V I I input leakage current V I =V CC or GND; V CC = 5.5 V - -.0 -.0 µ I CC supply current V I = V CC or GND; I O = 0 ; - - 20.0-40 µ V CC = 5.5 V I CC additional supply current per input; V I = V CC 0.6 V; - - 500-50 µ V CC = 2.7 V to 3.6 V C I input capacitance - 3.5 - - - pf [] Typical values are measured at T amb = 25 C. 0. Dynamic characteristics Min Typ [] Max Min Max Table 7. Dynamic characteristics GND = 0 V; For test circuit see Figure 7. Symbol Parameter Conditions 40 C to +5 C 40 C to +25 C Unit Min Typ [] Max Min Max t pd propagation delay n, nb to ny; see Figure 6 [2] V CC =.2 V - 45 - - - ns V CC = 2.0 V - 5 26-33 ns V CC = 2.7 V - 7-2 ns V CC = 3.0 V to 3.6 V; C L =5pF [3] - 7 - - - ns V CC = 3.0 V to 3.6 V [3] - 9.0 5-9 ns V CC = 4.5 V to 5.5 V - - - 4 ns C PD power dissipation capacitance C L = 50 pf; f i = MHz; V I = GND to V CC [4] - 0 - - - pf [] ll typical values are measured at T amb =25 C. [2] t pd is the same as t PLH and t PHL. [3] Typical values are measured at nominal supply voltage (V CC = 3.3 V). [4] C PD is used to determine the dynamic power dissipation (P D in µw). P D =C PD V 2 CC f i N+Σ(C L V 2 CC f o ) where: f i = input frequency in MHz, f o = output frequency in MHz C L = output load capacitance in pf V CC = supply voltage in Volts N = number of inputs switching Σ(C L V 2 CC f o ) = sum of the outputs. _3 NXP B.V. 2009. ll rights reserved. Product data sheet Rev. 03 6 pril 2009 5 of 3

Quad 2-input ND gate. Waveforms V I n, nb input V M GND t PHL t PLH V OH ny output V M V OL mna224 Fig 6. Measurement points are given in Table. V OL and V OH are typical voltage output levels that occur with the output load. The input (n, nb) to output (ny) propagation delays Table. Measurement points Supply voltage Input Output V CC V M V M < 2.7 V 0.5V CC 0.5V CC 2.7 V to 3.6 V.5 V.5 V 4.5 V 0.5V CC 0.5V CC V CC PULSE GENERTOR V I R T D.U.T. V O C L 50 pf R L kω 00aaa663 Fig 7. Test data is given in Table 9. Definitions test circuit: R T = Termination resistance should be equal to output impedance Z o of the pulse generator. R L = Load resistance. C L = Load capacitance including jig and probe capacitance. Load circuit for switching times Table 9. Test data Supply voltage Input V CC V I t r, t f < 2.7 V V CC 2.5 ns 2.7 V to 3.6 V 2.7 V 2.5 ns 4.5 V V CC 2.5 ns _3 NXP B.V. 2009. ll rights reserved. Product data sheet Rev. 03 6 pril 2009 6 of 3

Quad 2-input ND gate 2. Package outline DIP4: plastic dual in-line package; 4 leads (300 mil) SOT27- D M E seating plane 2 L Z 4 e b b w M c (e ) M H pin index E 7 0 5 0 mm scale DIMENSIONS (inch dimensions are derived from the original mm dimensions) UNIT mm inches max. 2 () () min. max. b b c D E e e L M E M H 4.2 0.5 3.2 0.7 0.02 0.3.73.3 0.06 0.044 0.53 0.3 0.02 0.05 0.36 0.23 0.04 0.009 9.50.55 0.77 0.73 6.4 6.20 0.26 0.24 2.54 7.62 0. 0.3 3.60 3.05 0.4 0.2.25 7.0 0.32 0.3 0.0.3 0.39 0.33 w 4 0.0 () Z max. 2.2 0.07 Note. Plastic or metal protrusions of mm (0.0 inch) maximum per side are not included. OUTLINE VERSION REFERENCES IEC JEDEC JEIT EUROPEN PROJECTION ISSUE DTE SOT27-050G04 MO-00 SC-50-4 99-2-27 03-02-3 Fig. Package outline SOT27- (DIP4) _3 NXP B.V. 2009. ll rights reserved. Product data sheet Rev. 03 6 pril 2009 7 of 3

Quad 2-input ND gate SO4: plastic small outline package; 4 leads; body width 3.9 mm SOT0- D E X c y H E v M Z 4 Q pin index 2 ( ) 3 θ L p 7 L e b p w M detail X 0 2.5 5 mm scale DIMENSIONS (inch dimensions are derived from the original mm dimensions) UNIT mm inches max..75 2 3 b p c D () E () e H () E L L p Q v w y Z 0.0 0.069 0.00 0.004.45.25 0.057 0.049 0.0 0.49 0.36 0.09 0.04 0.9 0.000 0.0075.75.55 0.35 0.34 Note. Plastic or metal protrusions of 0.5 mm (0.006 inch) maximum per side are not included. 4.0 3. 0.6 0.5.27 0.05 6.2 5. 0.244 0.22.05 0.04.0 0.4 0.039 0.06 0.7 0.6 0.02 0.024 0. 0.0 0.0 0.004 θ 0.7 0.3 o o 0.02 0 0.02 OUTLINE VERSION REFERENCES IEC JEDEC JEIT EUROPEN PROJECTION ISSUE DTE SOT0-076E06 MS-02 99-2-27 03-02-9 Fig 9. Package outline SOT0- (SO4) _3 NXP B.V. 2009. ll rights reserved. Product data sheet Rev. 03 6 pril 2009 of 3

Quad 2-input ND gate SSOP4: plastic shrink small outline package; 4 leads; body width 5.3 mm SOT337- D E X c y H E v M Z 4 Q 2 ( ) 3 pin index 7 L detail X L p θ e b p w M 0 2.5 5 mm scale DIMENSIONS (mm are the original dimensions) UNIT 2 3 b p c D () E () e H E L L p Q v w y Z() max. mm 2 0.2 0.05.0.65 0.3 0.20 0.09 6.4 6.0 5.4 5.2 7.9.03 0.9 0.65.25 0.2 7.6 0.63 0.7 0.3 0..4 0.9 θ o o 0 Note. Plastic or metal protrusions of mm maximum per side are not included. OUTLINE VERSION REFERENCES IEC JEDEC JEIT EUROPEN PROJECTION ISSUE DTE SOT337- MO-50 99-2-27 03-02-9 Fig 0. Package outline SOT337- (SSOP4) _3 NXP B.V. 2009. ll rights reserved. Product data sheet Rev. 03 6 pril 2009 9 of 3

Quad 2-input ND gate TSSOP4: plastic thin shrink small outline package; 4 leads; body width 4.4 mm SOT402- D E X c y H E v M Z 4 pin index 2 Q ( ) 3 θ 7 e b p w M L detail X L p 0 2.5 5 mm scale DIMENSIONS (mm are the original dimensions) UNIT 2 3 b p c D () E (2) e H () E L L p Q v w y Z max. mm. 0.5 0.05 0.95 0.0 0.30 0.9 0.2 0. 5. 4.9 4.5 4.3 0.65 6.6 6.2 0.75 0.50 0.4 0.3 0.2 0.3 0. 0.72 0.3 θ o o 0 Notes. Plastic or metal protrusions of 0.5 mm maximum per side are not included. 2. Plastic interlead protrusions of mm maximum per side are not included. OUTLINE VERSION REFERENCES IEC JEDEC JEIT SOT402- MO-53 EUROPEN PROJECTION ISSUE DTE 99-2-27 03-02- Fig. Package outline SOT402- (TSSOP4) _3 NXP B.V. 2009. ll rights reserved. Product data sheet Rev. 03 6 pril 2009 0 of 3

Quad 2-input ND gate 3. bbreviations Table 0. cronym CMOS DUT ESD HBM MM TTL bbreviations Description Complementary Metal Oxide Semiconductor Device Under Test ElectroStatic Discharge Human Body Model Machine Model Transistor-Transistor Logic 4. Revision history Table. Revision history Document ID Release date Data sheet status Change notice Supersedes _3 20090406 Product data sheet - _2 Modifications: The format of this data sheet has been redesigned to comply with the new identity guidelines of NXP Semiconductors. Legal texts have been adapted to the new company name when appropriate. _2 990420 Product specification - 9970203 Product specification - - _3 NXP B.V. 2009. ll rights reserved. Product data sheet Rev. 03 6 pril 2009 of 3

Quad 2-input ND gate 5. Legal information 5. Data sheet status Document status [][2] Product status [3] Definition Objective [short] data sheet Development This document contains data from the objective specification for product development. Preliminary [short] data sheet Qualification This document contains data from the preliminary specification. Product [short] data sheet Production This document contains the product specification. [] Please consult the most recently issued document before initiating or completing a design. [2] The term short data sheet is explained in section Definitions. [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com. 5.2 Definitions Draft The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet short data sheet is an extract from a full data sheet with the same product type number(s) and title. short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. 5.3 Disclaimers General Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Right to make changes NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Suitability for use NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer s own risk. pplications pplications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Limiting values Stress above one or more limiting values (as defined in the bsolute Maximum Ratings System of IEC 6034) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability. Terms and conditions of sale NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail. No offer to sell or license Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. Export control This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities. 5.4 Trademarks Notice: ll referenced brands, product names, service names and trademarks are the property of their respective owners. 6. Contact information For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com _3 NXP B.V. 2009. ll rights reserved. Product data sheet Rev. 03 6 pril 2009 2 of 3

Quad 2-input ND gate 7. Contents General description...................... 2 Features............................... 3 Ordering information..................... 4 Functional diagram...................... 2 5 Pinning information...................... 2 5. Pinning............................... 2 5.2 Pin description......................... 3 6 Functional description................... 3 7 Limiting values.......................... 3 Recommended operating conditions........ 4 9 Static characteristics..................... 4 0 Dynamic characteristics.................. 5 Waveforms............................. 6 2 Package outline......................... 7 3 bbreviations.......................... 4 Revision history........................ 5 Legal information....................... 2 5. Data sheet status...................... 2 5.2 Definitions............................ 2 5.3 Disclaimers........................... 2 5.4 Trademarks........................... 2 6 Contact information..................... 2 7 Contents.............................. 3 Please be aware that important notices concerning this document and the product(s) described herein, have been included in section Legal information. NXP B.V. 2009. ll rights reserved. For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com Date of release: 6 pril 2009 Document identifier: _3