SN74LS175MEL. Quad D Flip Flop LOW POWER SCHOTTKY

Similar documents
SN74LS373, SN74LS374. Octal Transparent Latch with 3 State Outputs; Octal D Type Flip Flop with 3 State Output LOW POWER SCHOTTKY

SN74LS157MEL. Quad 2 Input Multiplexer LOW POWER SCHOTTKY

SN74LS145MEL. 1 of 10 Decoder/Driver Open Collector LOW POWER SCHOTTKY

SN74LS132MEL. Quad 2 Input Schmitt Trigger NAND Gate LOW POWER SCHOTTKY

SN74LS151MEL. 8 Input Multiplexer LOW POWER SCHOTTKY

SN74LS157MEL LOW POWER SCHOTTKY

LOW POWER SCHOTTKY. GUARANTEED OPERATING RANGES ORDERING INFORMATION PLASTIC N SUFFIX CASE 648

SN74LS125A, SN74LS126A. Quad 3 State Buffers LOW POWER SCHOTTKY. LS125A LS126A TRUTH TABLES ORDERING INFORMATION

SN74LS147, SN74LS Line to 4 Line and 8 Line to 3 Line Priority Encoders LOW POWER SCHOTTKY

LOW POWER SCHOTTKY. ESD > 3500 Volts. GUARANTEED OPERATING RANGES ORDERING INFORMATION V CC 8 7 GND

SN74LS42MEL. One of Ten Decoder LOW POWER SCHOTTKY

LOW POWER SCHOTTKY. MARKING DIAGRAMS GUARANTEED OPERATING RANGES ORDERING INFORMATION. SN74LS37xN AWLYYWW PDIP 20 N SUFFIX CASE 738

SN74LS74AMEL LOW POWER SCHOTTKY

SN74LS166MEL. 8 Bit Shift Registers LOW POWER SCHOTTKY

MC74AC132, MC74ACT132. Quad 2 Input NAND Schmitt Trigger

LOW POWER SCHOTTKY. GUARANTEED OPERATING RANGES ORDERING INFORMATION

NE522 High Speed Dual Differential Comparator/Sense Amp

LOW POWER SCHOTTKY. GUARANTEED OPERATING RANGES ORDERING INFORMATION PLASTIC N SUFFIX CASE 648

NLSV2T Bit Dual-Supply Inverting Level Translator

SN74LS85MEL LOW POWER SCHOTTKY

NTMFS4833NT3G. Power MOSFET. 30 V, 191 A, Single N-Channel, SO-8 FL Features

MC74AC138, MC74ACT of 8 Decoder/Demultiplexer

LOW POWER SCHOTTKY. GUARANTEED OPERATING RANGES ORDERING INFORMATION

MC74AC109, MC74ACT109. Dual JK Positive Edge Triggered Flip Flop

SN74LS138MEL LOW POWER SCHOTTKY

MC3346. General Purpose Transistor Array One Differentially Connected Pair and Three Isolated Transistor Arrays

MC Bit Magnitude Comparator

MC74HC4094A. 8-Bit Shift and Store Register. High Performance Silicon Gate CMOS

LOW POWER SCHOTTKY. MODE SELECT TRUTH TABLE ORDERING INFORMATION GUARANTEED OPERATING RANGES OPERATING MODE

SN74LS153D 74LS153 LOW POWER SCHOTTKY

V N (8) V N (7) V N (6) GND (5)

74LS195 SN74LS195AD LOW POWER SCHOTTKY

MC74LVX Bit Addressable Latch/1 of 8 Decoder CMOS Logic Level Shifter. with LSTTL Compatible Inputs

LOW POWER SCHOTTKY. GUARANTEED OPERATING RANGES ORDERING INFORMATION PLASTIC N SUFFIX CASE 648

MC74ACT Input Universal Shift/Storage Register with Synchronous Reset and Common I/O Pins

BAS19LT1G, BAS20LT1G, BAS21LT1G, BAS21DW5T1G. High Voltage Switching Diode HIGH VOLTAGE SWITCHING DIODE

74HC of 8 Decoder/ Demultiplexer. High Performance Silicon Gate CMOS

NDF08N50Z, NDP08N50Z. N-Channel Power MOSFET. Low ON Resistance Low Gate Charge 100% Avalanche Tested These Devices are Pb Free and are RoHS Compliant

MC74LCX Low-Voltage CMOS 16-Bit Transparent Latch. With 5 V-Tolerant Inputs and Outputs (3-State, Non-Inverting)

NTMFS4926NT3G. Power MOSFET 30 V, 44 A, Single N Channel, SO 8 FL

74VHC08 Quad 2-Input AND Gate

MC74VHC14. Hex Schmitt Inverter

MC74AC161, MC74ACT161, MC74AC163, MC74ACT163. Synchronous Presettable Binary Counter

MMBV2101LT1 Series, MV2105, MV2101, MV2109, LV2209. Silicon Tuning Diodes pf, 30 VOLTS VOLTAGE VARIABLE CAPACITANCE DIODES

MC74HC132A. Quad 2 Input NAND Gate with Schmitt Trigger Inputs. High Performance Silicon Gate CMOS

MC74AC377, MC74ACT377. Octal D Flip Flop with Clock Enable

MUR3020PTG SUR83020PTG MUR3040PTG MUR3060PTG SUR83060PTG. SWITCHMODE Power Rectifiers ULTRAFAST RECTIFIERS 30 AMPERES, VOLTS

MARKING DIAGRAMS 16 LOGIC DIAGRAM DIP PIN ASSIGNMENT CLOCKED TRUTH TABLE ORDERING INFORMATION CDIP 16 L SUFFIX CASE 620

74AC00, 74ACT00 Quad 2-Input NAND Gate

NLSV22T244. Dual 2-Bit Dual-Supply Non-Inverting Level Translator

NGTG50N60FLWG IGBT. 50 A, 600 V V CEsat = 1.65 V

MC74VHC132. Quad 2 Input NAND Schmitt Trigger

onlinecomponents.com

MARKING DIAGRAMS 16 LOGIC DIAGRAM DIP PIN ASSIGNMENT CLOCKED TRUTH TABLE ORDERING INFORMATION CDIP 16 L SUFFIX CASE 620

MARKING DIAGRAMS LOGIC DIAGRAM DIP PIN ASSIGNMENT ORDERING INFORMATION CDIP 16 L SUFFIX CASE 620 MC10138L AWLYYWW

MJW18020G. NPN Silicon Power Transistors High Voltage Planar 30 AMPERES 1000 VOLTS BV CES 450 VOLTS BV CEO, 250 WATTS

74FST Bit Bus Switch

MC74AC259, MC74ACT Bit Addressable Latch

FST Bit Bus Switch

FACT DATA 5-1 DUAL JK NEGATIVE EDGE-TRIGGERED FLIP-FLOP

MMBZ5221BLT1 Series. Zener Voltage Regulators. 225 mw SOT 23 Surface Mount

LOW POWER SCHOTTKY. GUARANTEED OPERATING RANGES ORDERING INFORMATION

FACT DATA 5-1 DUAL JK NEGATIVE EDGE-TRIGGERED FLIP-FLOP

NGTB40N60FLWG IGBT. 40 A, 600 V V CEsat = 1.85 V

Is Now Part of To learn more about ON Semiconductor, please visit our website at

MC74AC74, MC74ACT74. Dual D Type Positive Edge Triggered Flip Flop

MC14070B, MC14077B CMOS SSI. Quad Exclusive OR and NOR Gates

74HC74. Dual D Flip Flop with Set and Reset. High Performance Silicon Gate CMOS

NGTB30N120LWG IGBT. 30 A, 1200 V V CEsat = 1.75 V E off = 1.0 mj

Schmitt Trigger Inputs Outputs Source/Sink 24 ma ACT132 Has TTL Compatible Inputs. ORDERING INFORMATION

MC74LCX Low-Voltage CMOS 16-Bit D-Type Flip-Flop. With 5 V Tolerant Inputs and Outputs (3 State, Non Inverting)

Figure 1. Pinout: 16 Lead Packages Conductors (Top View) ORDERING INFORMATION Figure 2. Logic Symbol PIN ASSIGNMENT

MC74LCX74. Low-Voltage CMOS Dual D-Type Flip-Flop. With 5 V Tolerant Inputs

MC14584B. Hex Schmitt Trigger

74HCT245. Octal 3-State Noninverting Bus Transceiver with LSTTL-Compatible Inputs. High-Performance Silicon-Gate CMOS

NGTB25N120LWG IGBT. 25 A, 1200 V V CEsat = 1.85 V E off = 0.8 mj

MMBD1201 / MMBD1202 / MMBD1203 / MMBD1204 / MMBD1205 Small Signal Diodes

MARKING DIAGRAMS 16 LOGIC DIAGRAM DIP PIN ASSIGNMENT TRUTH TABLE ORDERING INFORMATION CDIP 16 L SUFFIX CASE 620 MC10173L AWLYYWW

MC74LCX Low-Voltage CMOS 16-Bit Transparent Latch. With 5 V Tolerant Inputs and Outputs (3 State, Non Inverting)

NTJD4105C. Small Signal MOSFET. 20 V / 8.0 V, Complementary, A / A, SC 88

NGTG25N120FL2WG. IGBT - Field Stop II. 25 A, 1200 V V CEsat = 2.0 V E off = 0.60 mj

MMBZ5221BLT1 Series. Zener Voltage Regulators. 225 mw SOT 23 Surface Mount

Is Now Part of To learn more about ON Semiconductor, please visit our website at

MC74HC373A. Octal 3 State Non Inverting Transparent Latch. High Performance Silicon Gate CMOS

2N4123, 2N4124. General Purpose Transistors. NPN Silicon. Pb Free Packages are Available* Features MAXIMUM RATINGS

MARKING DIAGRAMS DIP PIN ASSIGNMENT ORDERING INFORMATION FUNCTION TABLE CDIP 16 L SUFFIX CASE 620 MC10136L AWLYYWW

The MC10107 is a triple 2 input exclusive OR/NOR gate. P D = 40 mw typ/gate (No Load) t pd = 2.8 ns typ t r, t f = 2.

2N5401. PNP Silicon. These are Pb Free Devices* Features. MAXIMUM RATINGS THERMAL CHARACTERISTICS MARKING DIAGRAM

MC10E171, MC100E171. 5VНECL 3-Bit 4:1 Multiplexer

MMBFJ309L, MMBFJ310L, SMMBFJ309L, SMMBFJ310L. JFET - VHF/UHF Amplifier Transistor. N Channel

BAT54XV2 Schottky Barrier Diode

BC337, BC337-25, BC Amplifier Transistors. NPN Silicon. These are Pb Free Devices. Features MAXIMUM RATINGS

NGTB20N120IHRWG. 20 A, 1200 V V CEsat = 2.10 V E off = 0.45 mj

NGTB40N135IHRWG. 40 A, 1350 V V CEsat = 2.40 V E off = 1.30 mj

MC14049B, MC14050B. Hex Buffer

MC74HC139A. Dual 1 of 4 Decoder/ Demultiplexer. High Performance Silicon Gate CMOS

74LCX08 Low Voltage Quad 2-Input AND Gate with 5V Tolerant Inputs

74FST Bit, 4 Port Bus Exchange Switch

BC847BPDXV6T5G. SBC847BPDXV6 NPN/PNP Dual General Purpose Transistor

BC846, BC847, BC848 Series. General Purpose Transistors. NPN Silicon

Transcription:

uad Flip Flop The LSTTL/MSI SN74LS75 is a high speed uad Flip-Flop. The device is useful for general flip-flop requirements where clock and clear inputs are common. The information on the inputs is stored during the LOW to HIGH clock transition. Both true and complemented outputs of each flip-flop are provided. A Master Reset input resets all flip-flops, independent of the Clock or inputs, when LOW. The LS75 is fabricated with the Schottky barrier diode process for high speed and is completely compatible with all ON Semiconductor TTL families. Edge-Triggered -Type Inputs Buffered-Positive Edge-Triggered Clock Clock to Output elays of 30 ns Asynchronous Common Reset True and Complement Output Input Clamp iodes Limit High Speed Termination Effects GUARANTEE OPERATING RANGES Symbol Parameter Min Typ Max Unit V CC Supply Voltage 4.75 5.0 5.25 V T A Operating Ambient Temperature Range 0 25 70 C I OH Output Current High 0.4 ma I OL Output Current Low 8.0 ma 6 LOW POWER SCHOTTKY 6 PLASTIC N SUFFIX CASE 648 SOIC SUFFIX CASE 75B 6 SOEIAJ M SUFFIX CASE 966 ORERING INFORMATION evice Package Shipping SN74LS75N 6 Pin IP 2000 Units/Box SN74LS75 SOIC 6 38 Units/Rail SN74LS75R2 SOIC 6 2500/Tape & Reel SN74LS75M SOEIAJ 6 See Note SN74LS75MEL SOEIAJ 6 See Note. For ordering information on the EIAJ version of the SOIC package, please contact your local ON Semiconductor representative. Semiconductor Components Industries, LLC, 2006 July, 2006 Rev. 8 Publication Order Number: SN74LS75/

CONNECTION IAGRAM IP (TOP VIEW) V CC 6 5 3 3 3 2 2 2 4 3 2 0 9 NOTE: The Flatpak version has the same pinouts (Connection iagram) as the ual In-Line Package. 2 3 4 5 6 7 8 0 0 0 GN LOAING (Note a) PIN NAMES HIGH LOW 0 3 0 3 0 3 ata Inputs Clock (Active HIGH Going Edge) Input Master Reset (Active LOW) Input True Outputs Complemented Outputs 0.5 U.L. 0.5 U.L. 0.5 U.L. 0 U.L. 0 U.L. 0.25 U.L. 0.25 U.L. 0.25 U.L. 5 U.L. 5 U.L. Мa) TTL Unit Load (U.L.) = 40 A HIGH/.6 ma LOW. LOGIC SYMBOL 4 5 2 3 9 0 2 3 0 0 2 2 3 3 3 2 6 7 0 4 5 V CC = PIN 6 GN = PIN 8 LOGIC IAGRAM 3 2 0 9 3 2 5 4 C C C C 4 5 0 6 7 3 2 3 3 2 2 0 0 V CC = PIN 6 GN = PIN 8 = PIN NUMBERS 2

FUNCTIONAL ESCRIPTION The LS75 consists of four edge-triggered flip-flops with individual inputs and and outputs. The Clock and Master Reset are common. The four flip-flops will store the state of their individual inputs on the LOW to HIGH Clock () transition, causing individual and outputs to follow. A LOW input on the Master Reset () will force all outputs LOW and outputs HIGH independent of Clock or ata inputs. The LS75 is useful for general logic applications where a common Master Reset and Clock are acceptable. TRUTH TABLE Inputs (t = n, = H) Outputs (t = n+) Note L L H H H L Note : t = n + indicates conditions after next clock. C CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified) Symbol Parameter Limits Min Typ Max V IH Input HIGH Voltage 2.0 V Unit Test Conditions Guaranteed Input HIGH Voltage for All Inputs V IL Input LOW Voltage 0.8 V Guaranteed Input LOW Voltage for All Inputs V IK Input Clamp iode Voltage 0.65.5 V V CC = MIN, I IN = 8 ma V OH Output HIGH Voltage 2.7 3.5 V V CC = MIN, I OH = MAX, V IN = V IH or V IL per Truth Table V OL I IH Output LOW Voltage Input HIGH Current 0.25 0.4 V I OL = 4.0 ma V CC = V CC MIN, V IN = V IL or V IH 0.35 0.5 V I OL = 8.0 ma per Truth Table 20 μa V CC = MAX, V IN = 2.7 V 0. ma V CC = MAX, V IN = 7.0 V I IL Input LOW Current 0.4 ma V CC = MAX, V IN = 0.4 V I OS Short Circuit Current (Note 2) 20 00 ma V CC = MAX I CC Power Supply Current 8 ma V CC = MAX 2. Not more than one output should be shorted at a time, nor for more than second. 3

AC CHARACTERISTICS (T A = 25 C) Symbol Parameter Limits Min Typ Max Unit f MAX Maximum Input Clock Frequency 30 40 MHz Propagation elay, to Output Propagation elay, Clock to Output 20 20 3 6 30 30 25 25 ns ns Test Conditions V CC = 5.0 V C L = 5 pf AC SETUP REUIREMENTS (T A = 25 C) Limits Symbol Parameter Min Typ Max Unit t W Clock or Pulse Width 20 ns t s ata Setup Time 20 ns t h ata Hold Time 5.0 ns t rec Recovery Time 25 ns Test Conditions V CC = 5.0 V AC WAVEFORMS t s(h) t s(l) t h(h) t h(l) /f max t w t W t rec * *The shaded areas indicate when the input is permitted to *change for predictable output performance. Figure. Clock to Output elays, Clock Pulse Width, Frequency, Setup and Hold Times ata to Clock Figure 2. Master Reset to Output elay, Master Reset Pulse Width, and Master Reset Recovery Time EFINITIONS OF TERMS SETUP TIME (t s ) is defined as the minimum time required for the correct logic level to be present at the logic input prior to the clock transition from LOW to HIGH in order to be recognized and transferred to the outputs. HOL TIME (t h ) is defined as the minimum time following the clock transition from LOW to HIGH that the logic level must be maintained at the input in order to ensure continued recognition. A negative HOL TIME indicates that the correct logic level may be released prior to the clock transition from LOW to HIGH and still be recognized. RECOVERY TIME (t rec ) is defined as the minimum time required between the end of the reset pulse and the clock transition from LOW to HIGH in order to recognize and transfer HIGH ata to the outputs. 4

PACKAGE IMENSIONS N SUFFIX PLASTIC PACKAGE CASE 648 08 ISSUE R 6 H A 8 G F 9 6 PL B S C K 0.25 (0.00) M T T SEATING PLANE A M J L M. IMENSIONING AN TOLERANCING PER ANSI Y4.5M, 982. 2. CONTROLLING IMENSION: INCH. 3. IMENSION L TO CENTER OF LEAS WHEN FORME PARALLEL. 4. IMENSION B OES NOT INCLUE MOL FLASH. 5. ROUNE CORNERS OPTIONAL. INCHES MILLIMETERS IM MIN MAX MIN MAX A 0.740 0.770 8.80 9.55 B 0.250 0.270 6.35 6.85 C 0.45 0.75 3.69 4.44 0.05 0.02 0.39 0.53 F 0.040 0.70.02.77 G 0.00 BSC 2.54 BSC H 0.050 BSC.27 BSC J 0.008 0.05 0.2 0.38 K 0.0 0.30 2.80 3.30 L 0.295 0.305 7.50 7.74 M 0 0 0 0 S 0.020 0.040 0.5.0 5

PACKAGE IMENSIONS SUFFIX PLASTIC SOIC PACKAGE CASE 75B 05 ISSUE J T SEATING PLANE 6 9 8 G A K B 6 PL 0.25 (0.00) M T B S A S P 8 PL 0.25 (0.00) M B S C M R X 45 J F. IMENSIONING AN TOLERANCING PER ANSI Y4.5M, 982. 2. CONTROLLING IMENSION: MILLIMETER. 3. IMENSIONS A AN B O NOT INCLUE MOL PROTRUSION. 4. MAXIMUM MOL PROTRUSION 0.5 (0.006) PER SIE. 5. IMENSION OES NOT INCLUE AMBAR PROTRUSION. ALLOWABLE AMBAR PROTRUSION SHALL BE 0.27 (0.005) TOTAL IN EXCESS OF THE IMENSION AT MAXIMUM MATERIAL CONITION. MILLIMETERS INCHES IM MIN MAX MIN MAX A 9.80 0.00 0.386 0.393 B 3.80 4.00 0.50 0.57 C.35.75 0.054 0.068 0.35 0.49 0.04 0.09 F 0.40.25 0.06 0.049 G.27 BSC 0.050 BSC J 0.9 0.25 0.008 0.009 K 0.0 0.25 0.004 0.009 M 0 7 0 7 P 5.80 6.20 0.229 0.244 R 0.25 0.50 0.00 0.09 6

PACKAGE IMENSIONS M SUFFIX SOEIAJ PACKAGE CASE 966 0 ISSUE O e 6 9 Z b A H E A 0.3 (0.005) M 0.0 (0.004) 8 E VIEW P M L E L ETAIL P c. IMENSIONING AN TOLERANCING PER ANSI Y4.5M, 982. 2. CONTROLLING IMENSION: MILLIMETER. 3. IMENSIONS AN E O NOT INCLUE MOL FLASH OR PROTRUSIONS AN ARE MEASURE AT THE PARTING LINE. MOL FLASH OR PROTRUSIONS SHALL NOT EXCEE 0.5 (0.006) PER SIE. 4. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. 5. THE LEA WITH IMENSION (b) OES NOT INCLUE AMBAR PROTRUSION. ALLOWABLE AMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE LEA WITH IMENSION AT MAXIMUM MATERIAL CONITION. AMBAR CANNOT BE LOCATE ON THE LOWER RAIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSIONS AN AJACENT LEA TO BE 0.46 ( 0.08). MILLIMETERS INCHES IM MIN MAX MIN MAX A 2.05 0.08 A 0.05 0.20 0.002 0.008 b 0.35 0.50 0.04 0.020 c 0.8 0.27 0.007 0.0 9.90 0.50 0.390 0.43 E 5.0 5.45 0.20 0.25 e.27 BSC 0.050 BSC H E 7.40 8.20 0.29 0.323 L 0.50 0.85 0.020 0.033 L E.0.50 0.043 0.059 M 0 0 0 0 0.70 0.90 0.028 0.035 Z 0.78 0.03 ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Typical parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including Typicals must be validated for each customer application by customer s technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. PUBLICATION ORERING INFORMATION LITERATURE FULFILLMENT: Literature istribution Center for ON Semiconductor P.O. Box 563, enver, Colorado 8027 USA Phone: 303 675 275 or 800 344 3860 Toll Free USA/Canada Fax: 303 675 276 or 800 344 3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800 282 9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 42 33 790 290 Japan Customer Focus Center Phone: 8 3 5773 3850 7 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative SN74LS75/