8-channel analog multiplexer/demultiplexer. For operation as a digital multiplexer/demultiplexer, V EE is connected to V SS (typically ground).
|
|
- Sybil Heath
- 6 years ago
- Views:
Transcription
1 Rev January 2005 Product data sheet 1. General description 2. Features The is an with three address inputs (0 to 2), an active LOW enable input (E), eight independent inputs/outputs (Y0 to Y7) and a common input/output (Z). The device contains eight bidirectional analog switches, each with one side connected to an independent input/output (Y0 to Y7) and the other side connected to a common input/output (Z). With E LOW, one of the eight switches is selected (low-impedance ON-state) by 0 to 2. With E HIGH, all switches are in the high-impedance OFF-state, independent of 0 to 2. If break before make is needed, then it is necessary to use the enable input. V DD and V SS are the supply voltage connections for the digital control inputs (0 to 2, and E). The V DD to V SS range is 3 V to 15 V. The analog inputs/outputs (Y0 to Y7, and Z) can swing between V DD as a positive limit and as a negative limit. V DD may not exceed 15 V. For operation as a digital multiplexer/demultiplexer, is connected to V SS (typically ground). nalog multiplexing and demultiplexing Digital multiplexing and demultiplexing Signal gating Multiple package option Specified from 40 C to +85 C
2 3. Quick reference data 4. Ordering information Table 1: Quick reference data T amb =25 C; R L = 10 kω; C L = 50 pf; E = V DD (square wave); V is =V DD =15V Symbol Parameter Conditions Min Typ Max Unit t PHZ output disable time HIGH ns to OFF for EtoZorEtoYn t PLZ output disable time LOW to ns OFF for E to Z or EtoYn t PZH, t PZL output enable time OFF to HIGH or LOW for E to Z or EtoYn ns C i input capacitance digital inputs pf Table 2: Type number Ordering information Package Temperature range Name Description Version P 40 C to +85 C DIP16 plastic dual in-line package; 16 leads (300 mil); long body SOT38-1 T 40 C to +85 C SO16 plastic small outline package; 16 leads; body width 3.9 mm SOT109-1 TS 40 C to +85 C SSOP16 plastic shrink small outline package; 16 leads; SOT338-1 body width 5.3 mm TT 40 C to +85 C TSSOP16 plastic thin shrink small outline package; 16 leads; body width 4.4 mm SOT403-1 Product data sheet Rev January of 21
3 5. Functional diagram V DD Y Y1 15 Y Y3 LOGIC LEVEL CONVERSION 1 OF 8 DECODER 1 Y Y5 2 Y6 E 6 4 Y7 3 Z 8 7 V SS 001aac277 Fig 1. Functional diagram Yn V DD V DD Z 001aac281 Fig 2. Schematic diagram (one switch) Product data sheet Rev January of 21
4 Y0 Y X EN Y2 12 Y3 MUX/DMUX 0 13 E 6 1 Y4 5 Y5 2 Y6 4 Y7 3 Z 001aac aac279 Fig 3. Logic symbol Fig 4. IEC logic symbol Product data sheet Rev January of 21
5 Y0 Y1 0 LEVEL CONVERTER Y2 1 Y3 2 Y4 E Y5 Y6 Y7 Z 001aac280 Fig 5. Logic diagram Product data sheet Rev January of 21
6 6. Pinning information 6.1 Pinning Y V DD Y Y2 Z 3 14 Y1 Y7 Y B Y0 Y3 E V SS aac282 Fig 6. Pin configuration 6.2 Pin description Table 3: Pin description Symbol Pin Description Y4 1 independent input/output Y6 2 independent input/output Z 3 common input/output Y7 4 independent input/output Y5 5 independent input/output E 6 enable input (active LOW) 7 supply voltage of switches V SS 8 ground (0 V) 2 9 address input 1 10 address input 0 11 address input Y3 12 independent input/output Y0 13 independent input/output Y1 14 independent input/output Y2 15 independent input/output V DD 16 supply voltage Product data sheet Rev January of 21
7 7. Functional description 8. Limiting values Table 4: Function table [1] Inputs Channel ON E L L L L Y0 to Z L L L H Y1 to Z L L H L Y2 to Z L L H H Y3 to Z L H L L Y4 to Z L H L H Y5 to Z L H H L Y6 to Z L H H H Y7 to Z H X X X - [1] H = HIGH voltage level; L = LOW voltage level; X = don t care. Table 5: Limiting values In accordance with the bsolute Maximum Rating System (IEC 60134). Symbol Parameter Conditions Min Max Unit V DD supply voltage [1] V supply voltage of referenced to V DD [1] V switches V I voltage on any input 0.5 V DD V I DC current into any - ±10 m input or output T stg storage temperature C T amb ambient temperature C P tot power dissipation T amb = 40 C to +85 C DIP16 [2] mw SO16, SSOP16 [2] mw and TSSOP16 P o power dissipation per output mw [1] To avoid drawing V DD current out of terminal Z, when switch current flows into terminals Y, the voltage drop across the bidirectional switch must not exceed 0.4 V. If the switch current flows into terminal Z, no V DD current will flow out of terminals Y, in this case there is no limit for the voltage drop across the switch, but the voltages at Y and Z may not exceed V DD or. [2] For DIP16 packages: above 70 C, derate linearly with 12 mw/k. For SO16 packages: above 70 C, derate linearly with 8 mw/k. For SSOP16 and TSSOP16 packages: above 60 C, derate linearly with 5.5 mw/k. Product data sheet Rev January of 21
8 9. Static characteristics Table 6: Static characteristics V SS = 0 V; unless otherwise specified Symbol Parameter Conditions T amb = 40 C T amb =25 C T amb =85 C Unit I DD V IL V IH I LI I OZ C i quiescent device current LOW-level input voltage HIGH-level input voltage Input leakage current 3-state output leakage current input capacitance digital inputs Min Max Min Max Min Max all valid input combinations; V I =V SS or V DD ; I O =0 V DD = 5 V µ V DD = 10 V µ V DD = 15 V µ I O <1µ V O = 0.5 V or 4.5 V; V DD =5V V O = 1.0 V or 9.0 V; V DD = 10 V V O = 1.5 V or 13.5 V; V DD = 15 V I O <1µ V O = 0.5 V or 4.5 V; V DD =5V V O = 1.0 V or 9.0 V; V DD = 10 V V O = 1.5 V or 13.5 V; V DD = 15 V V V V V V V V I =0Vor15V; V DD = 15 V µ V DD =15V output returned to V DD µ output returned to V SS µ pf Product data sheet Rev January of 21
9 Table 7: Static characteristics for R ON T amb = 25 C; R ON test conditions see Figure 8 Symbol Parameter Conditions Min Typ Max Unit R ON ON resistance V is = 0 V to V DD V DD = 5 V Ω V DD = 10 V Ω V DD = 15 V Ω V is = 0 V V DD = 5 V Ω V DD = 10 V Ω V DD = 15 V Ω R ON I L(OFF) ON resistance difference between any two channels OFF-state leakage current V is = V DD V DD = 5 V Ω V DD = 10 V Ω V DD = 15 V Ω V is = 0 V to V DD V DD = 5 V Ω V DD = 10 V Ω V DD = 15 V Ω V SS = ; V DD = 15 V all channels OFF; E at V DD n any channel; E at V SS n aac285 V DD V SS (V) 10 operating area HIGH (from address inputs) V Yn Z 5 V is = 0 V to V DD V I I is = 200 µ V SS = 001aac V DD (V) Fig 7. Operating area as a function of the supply voltages Fig 8. Test set-up for measuring R ON Product data sheet Rev January of 21
10 aac284 R ON (Ω) 300 (1) (2) (3) V is (V) I is = 200 µ; V SS = =0V. (1) V DD =5V. (2) V DD =10V. (3) V DD =15V. Fig 9. Typical R ON as a function of input voltage 10. Dynamic characteristics Table 8: Dynamic characteristics = V SS = 0 V; R L = 10 kω; C L = 50 pf; T amb = 25 C; input transition times 20 ns; test circuit see Figure 13. Symbol Parameter Conditions Min Typ Max Unit t PHL, t PLH propagation delay Z to Yn or Yn to Z E = V SS ; V is = V DD (square-wave); see Figure 10 [1] V DD = 5 V ns V DD =10V ns V DD =15V ns t PHL t PLH HIGH to LOW propagation delay n to Z or n to Yn LOW to HIGH propagation delay n to Z or n to Yn [1] [2] E = V SS ; n = V DD (square-wave); V is = ; see Figure 11 V DD = 5 V ns V DD = 10 V ns V DD =15V ns E = V SS ; n = V DD (square-wave); [1] [2] V is =V DD ; see Figure 11 V DD = 5 V ns V DD = 10 V ns V DD =15V ns Product data sheet Rev January of 21
11 Table 8: Dynamic characteristics continued = V SS = 0 V; R L = 10 kω; C L = 50 pf; T amb = 25 C; input transition times 20 ns; test circuit see Figure 13. Symbol Parameter Conditions Min Typ Max Unit t PHZ t PLZ t PZH t PZL output disable time HIGH to OFF for E to Z or EtoYn output disable time LOW to OFF for E to Z or EtoYn output enable times OFF to HIGH or LOW for E to Z or EtoYn output enable times OFF to HIGH or LOW for E to Z or EtoYn E = V DD (square wave); V is =V DD ; see Figure 12 V DD = 5 V ns V DD = 10 V ns V DD = 15 V ns E = V DD (square wave); V is = ; [1] see Figure 12 V DD = 5 V ns V DD = 10 V ns V DD = 15 V ns E = V DD (square wave); V is =V DD ; [1] see Figure 12 V DD = 5 V ns V DD = 10 V ns V DD =15V ns E = V DD (square wave); V is = ; [1] see Figure 12 V DD = 5 V ns V DD = 10 V ns V DD =15V ns P D dynamic power dissipation [3] [1] V is is the input voltage at a Yn or Z terminal, whichever is assigned as input. V os is the output voltage at a Yn or Z terminal, whichever is assigned as output. [2] The temperature coefficient for propagation delays is 0.35 %/ C. [3] Dynamic power dissipation P D can be calculated with the following formulae (P D in µw): for V DD =5V, P D = 1000 f i + Σ (f o C L ) V 2 DD ; for V DD =10V, P D = 5500 f i + Σ (f o C L ) V 2 DD ; for V DD =15V, P D = f i + Σ (f o C L ) V 2 DD, where: f i = input frequency in MHz; f o = output frequency in MHz; C L = output load capacitance in pf; V DD = supply voltage in V; Σ(C L f o ) = sum of the outputs. [1] Product data sheet Rev January of 21
12 11. Waveforms 20 ns n inputs 90 % 50 % V I 10 % Yn or Z input 50 % t PLH V O t PHL t PLH Yn or Z output HIGH 10 % Z or Yn output 50 % 001aac290 Yn or Z output LOW t PHL 90 % outputs disconnected outputs connected 001aac291 t r =t f =20ns Fig 10. Input to output (Z to Yn or Yn to Z) propagation delays and output transition times t r =t f =20ns Fig 11. Input to output (Z to Yn or Yn to Z) propagation delays when other Y selected 20 ns 20 ns E input V DD 90 % 50 % V SS 10 % t PLZ t PZL Yn or Z output LOW-to-OFF OFF-to-LOW V O 10 % 90 % t PHZ t PZH Yn or Z output HIGH-to-OFF OFF-to-HIGH V O 90 % 10 % outputs connected outputs disconnected outputs connected 001aac292 Fig 12. Enable and disable times of 3-state outputs Product data sheet Rev January of 21
13 V DD V is switch V DD open PULSE GENERTOR V I DUT V O R L R T C L V SS 001aac340 Test data is given in Table 9. Definitions: R T = Termination resistance should be equal to output impedance Z o of the pulse generator. C L = Load capacitance including test jig and probe. R L = Load resistance. Fig 13. Load circuitry for switching times Table 9: Test data Test Input Load Switch V is t r, t f C L R L t PHL 20 ns 50 pf 10 kω V DD t PLH V DD 20 ns 50 pf 10 kω t PZH, t PHZ V DD 20 ns 50 pf 10 kω t PZL, t PLZ 20 ns 50 pf 10 kω V DD other pulse 20 ns 50 pf 10 kω open 12. dditional dynamic characteristics Table 10: dditional dynamic characteristics V is = 0.5V DD (p-p) sine-wave and symmetrical. Symbol Parameter Conditions Min Typ Max Unit d sin f ct V ct f OFF distortion, sine-wave response crosstalk between any two channels crosstalk E or n to Yn or Z OFF-state feed-through channel ON; R L = 10 kω; C L =15pF;f is = 1 khz; see Figure 14 V DD = 5 V % V DD = 10 V % V DD = 15 V % V DD =10V [1] MHz R L = 10 kω; C L = 15 pf; Eorn=V DD (square-wave); crosstalk is V OS (peak value); V DD = 10 V; see Figure mv V DD =10V [2] MHz Product data sheet Rev January of 21
14 Table 10: dditional dynamic characteristics continued V is = 0.5V DD (p-p) sine-wave and symmetrical. Symbol Parameter Conditions Min Typ Max Unit f ON ON-state frequency response V DD =5V [3] MHz V DD =10V [3] MHz V DD =15V [3] MHz V [1] R L = 1 kω; 20log os = 50 db; see Figure 16. V is V [2] R L = 1 kω; C L = 5 pf; channel OFF; 20log os = 50 db; see Figure 14. V is V [3] R L = 1 kω; C L = 5 pf; channel ON; 20log os = 3 db; see Figure 14. V is 13. Test circuits additional dynamic characteristics V is V is V os V os R L C L E R L C L 001aac aac286 Fig 14. Load circuitry for sine wave distortion, OFF state frequency and ON state frequency measurement Fig 15. Load circuitry for crosstalk measurement of logic inputs to output V is V os (Z) V os V is (Z) R L channel ON channel OFF R L channel OFF channel ON R L R L 001aac aac289 a. Channel ON condition b. Channel OFF condition Fig 16. Load circuitry for crosstalk measurement between channels Product data sheet Rev January of 21
15 14. Package outline DIP16: plastic dual in-line package; 16 leads (300 mil); long body SOT38-1 D M E seating plane 2 L 1 Z 16 e b b 1 9 w M c (e ) 1 M H pin 1 index E mm scale DIMENSIONS (inch dimensions are derived from the original mm dimensions) UNIT mm inches max. 1 2 (1) (1) min. max. b b 1 c D E e e 1 L M E M H Note 1. Plastic or metal protrusions of 0.25 mm (0.01 inch) maximum per side are not included w (1) Z max OUTLINE VERSION REFERENCES IEC JEDEC JEIT EUROPEN PROJECTION ISSUE DTE SOT G09 MO-001 SC Fig 17. Package outline SOT38-1 (DIP16) Product data sheet Rev January of 21
16 SO16: plastic small outline package; 16 leads; body width 3.9 mm SOT109-1 D E X c y H E v M Z 16 9 Q 2 1 ( ) 3 pin 1 index θ L p 1 8 L e b p w M detail X mm scale DIMENSIONS (inch dimensions are derived from the original mm dimensions) UNIT mm inches max b p c D (1) E (1) e H (1) E L L p Q v w y Z Note 1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included θ o 8 o OUTLINE VERSION REFERENCES IEC JEDEC JEIT EUROPEN PROJECTION ISSUE DTE SOT E07 MS Fig 18. Package outline SOT109-1 (SO16) Product data sheet Rev January of 21
17 SSOP16: plastic shrink small outline package; 16 leads; body width 5.3 mm SOT338-1 D E X c y H E v M Z 16 9 Q 2 1 ( ) 3 pin 1 index 1 8 L detail X L p θ e b p w M mm scale DIMENSIONS (mm are the original dimensions) UNIT b p c D (1) E (1) e H E L L p Q v w y Z(1) max. mm θ o 8 o 0 Note 1. Plastic or metal protrusions of 0.25 mm maximum per side are not included. OUTLINE VERSION REFERENCES IEC JEDEC JEIT EUROPEN PROJECTION ISSUE DTE SOT338-1 MO Fig 19. Package outline SOT338-1 (SSOP16) Product data sheet Rev January of 21
18 TSSOP16: plastic thin shrink small outline package; 16 leads; body width 4.4 mm SOT403-1 D E X c y H E v M Z 16 9 pin 1 index 2 1 Q ( ) 3 θ 1 8 e b p w M L detail X L p mm scale DIMENSIONS (mm are the original dimensions) UNIT b p c D (1) E (2) e H (1) E L L p Q v w y Z max. mm θ o 8 o 0 Notes 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included. OUTLINE VERSION REFERENCES IEC JEDEC JEIT SOT403-1 MO-153 EUROPEN PROJECTION ISSUE DTE Fig 20. Package outline SOT403-1 (TSSOP16) Product data sheet Rev January of 21
19 15. Revision history Table 11: Revision history Document ID Release date Data sheet status Change notice Doc. number Supersedes _ Product data sheet _CNV_3 Modifications: The format of this data sheet has been redesigned to comply with the new presentation and information standard of Philips Semiconductors. Section 4 Ordering information, and Section 14 Package outline : Modified to include the SOT338-1 (SSOP16) and SOT403-1 (TSSOP16) packages and to remove the SOT74 (CDIP16) package _CNV_ Product specification Product data sheet Rev January of 21
20 16. Data sheet status Level Data sheet status [1] Product status [2] [3] Definition I Objective data Development This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice. II Preliminary data Qualification This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product. III Product data Production This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). [1] Please consult the most recently issued data sheet before initiating or completing a design. [2] The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL [3] For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status. 17. Definitions 18. Disclaimers Short-form specification The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook. Limiting values definition Limiting values given are in accordance with the bsolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. pplication information pplications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Life support These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application. Right to make changes Philips Semiconductors reserves the right to make changes in the products - including circuits, standard cells, and/or software - described or contained herein in order to improve design and/or performance. When the product is in full production (status Production ), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. 19. Contact information For additional information, please visit: For sales office addresses, send an to: sales.addresses@ Product data sheet Rev January of 21
21 20. Contents 1 General description Features Quick reference data Ordering information Functional diagram Pinning information Pinning Pin description Functional description Limiting values Static characteristics Dynamic characteristics Waveforms dditional dynamic characteristics Test circuits additional dynamic characteristics Package outline Revision history Data sheet status Definitions Disclaimers Contact information Koninklijke Philips Electronics N.V ll rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights. Date of release: 12 January 2005 Document number: Published in The Netherlands
The 74HC21 provide the 4-input AND function.
Rev. 03 12 November 2004 Product data sheet 1. General description 2. Features 3. Quick reference data The is a high-speed Si-gate CMOS device and is pin compatible with low-power Schottky TTL (LSTTL).
More informationQuad bus transceiver; 3-state. The output enable inputs (OEA and OEB) can be used to isolate the buses.
Rev. 03 12 November 2004 Product data sheet 1. General description 2. Features The is a high-speed Si-gate CMOS device and is pin compatible with low power Schottky TTL (LSTTL). The is specified in compliance
More information74HC General description. 2. Features. 3-to-8 line decoder, demultiplexer with address latches; inverting
3-to-8 line decoder, demultiplexer with address latches; inverting Rev. 03 11 November 2004 Product data sheet 1. General description 2. Features The is a high-speed Si-gate CMOS device and is pin compatible
More information74HC245; 74HCT245. Octal bus tranceiver; 3-state. The 74HC245; 74HCT245 is similar to the 74HC640; 74HCT640 but has true (non-inverting) outputs.
Rev. 03 31 January 2005 Product data sheet 1. General description 2. Features 3. Quick reference data The is a high-speed Si-gate CMOS device and is pin compatible with Low-Power Schottky TTL (LSTTL).
More information74HC1G125; 74HCT1G125
Rev. 05 23 December 2005 Product data sheet 1. General description 2. Features 3. Quick reference data The is a high-speed, Si-gate CMOS device. The provides one non-inverting buffer/line driver with 3-state
More informationHex inverting Schmitt trigger with 5 V tolerant input
Rev. 04 15 February 2005 Product data sheet 1. General description 2. Features 3. pplications The is a high-performance, low-power, low-voltage, Si-gate CMOS device and superior to most advanced CMOS compatible
More information8-bit binary counter with output register; 3-state
Rev. 01 30 March 2005 Product data sheet 1. General description 2. Features 3. Quick reference data The is a high-speed Si-gate CMOS device and is pin compatible with Low power Schottky TTL (LSTTL). It
More information74HC General description. 2. Features. Octal D-type flip-flop; positive-edge trigger; 3-state; inverting
Rev. 03 11 November 2004 Product data sheet 1. General description 2. Features The is a high-speed Si-gate CMOS device and is pin compatible with low-power Schottky TTL (LSTTL). The is specified in compliance
More information74HC244; 74HCT244. Octal buffer/line driver; 3-state
Rev. 03 22 December 2005 Product data sheet 1. General description 2. Features 3. Quick reference data The is a high-speed Si-gate CMOS device and is pin compatible with Low-power Schottky TTL (LSTTL).
More information8-bit serial-in/parallel-out shift register
Rev. 03 4 February 2005 Product data sheet 1. General description 2. Features 3. Quick reference data The is a low-voltage, Si-gate CMOS device and is pin and function compatible with the 74HC164 and 74HCT164.
More information74ALVC bit dual supply translating transciever; 3-state. This device can be used as two 8-bit transceivers or one 16-bit transceiver.
16-bit dual supply translating transciever; 3-state Rev. 02 1 June 2004 Product data sheet 1. General description 2. Features The is a high-performance, low-power, low-voltage, Si-gate CMOS device, superior
More information74HC273; 74HCT273. Octal D-type flip-flop with reset; positive-edge trigger
Rev. 03 24 January 2006 Product data sheet 1. General description 2. Features 3. Quick reference data The is a high-speed Si-gate CMOS device and is pin compatible with Low-power Schottky TTL (LSTTL).
More informationINTEGRATED CIRCUITS DATA SHEET. 74HC04; 74HCT04 Hex inverter. Product specification Supersedes data of 1993 Sep Jul 23
INTEGRTED CIRCUITS DT SHEET Supersedes data of 993 Sep 0 2003 Jul 23 FETURES Complies with JEDEC standard no. 8- ESD protection: HBM EI/JESD22-4- exceeds 2000 V MM EI/JESD22-5- exceeds 200 V. Specified
More information74HC393; 74HCT393. Dual 4-bit binary ripple counter
Rev. 03 6 September 2005 Product data sheet 1. General description 2. Features 3. Quick reference data The 74HC393; HCT393 is a high-speed Si-gate CMOS device and is pin compatible with Low-power Schottky
More information74HC4040; 74HCT stage binary ripple counter. Each counter stage is a static toggle flip-flop.
Rev. 03 14 September 2005 Product data sheet 1. General description 2. Features 3. pplications 4. uick reference data he are high-speed Si-gate CMOS devices and are pin compatible with the HEF4040B series.
More information14-stage binary ripple counter
Rev. 01 29 November 2005 Product data sheet 1. General description 2. Features 3. pplications he is a low-voltage Si-gate CMOS device and is pin and function compatible with the 74HC4020 and 74HC4020.
More information2-input AND gate with open-drain output. The 74AHC1G09 is a high-speed Si-gate CMOS device.
74HC1G09 Rev. 02 18 December 2007 Product data sheet 1. General description 2. Features 3. Ordering information The 74HC1G09 is a high-speed Si-gate CMOS device. The 74HC1G09 provides the 2-input ND function
More informationINTEGRATED CIRCUITS. PCK2002P 533 MHz PCI-X clock buffer. Product data Supersedes data of 2001 May Dec 13. Philips Semiconductors
INTEGRATED CIRCUITS Supersedes data of 2001 May 09 2002 Dec 13 Philips Semiconductors FEATURES General purpose and PCI-X 1:4 clock buffer 8-pin TSSOP package See PCK2001 for 48-pin 1:18 buffer part See
More information74HC373; 74HCT General description. 2. Features. Octal D-type transparent latch; 3-state
Rev. 03 20 January 2006 Product data sheet 1. General description 2. Features The is a high-speed Si-gate CMOS device and is pin compatible with Low-power Schottky TTL. It is specified in compliance with
More informationDATA SHEET. 74LVC16373A; 74LVCH16373A 16-bit D-type transparent latch with 5 V tolerant inputs/outputs; 3-state INTEGRATED CIRCUITS
INTEGRATED CIRCUITS DATA SHEET 16-bit D-type transparent latch with 5 V Supersedes data of 2002 Oct 02 2003 Dec 08 FEATURES 5 V tolerant inputs/outputs for interfacing with 5 V logic Wide supply voltage
More informationThe 74LV08 provides a quad 2-input AND function.
Quad 2-input ND gate Rev. 03 6 pril 2009 Product data sheet. General description 2. Features 3. Ordering information The is a low-voltage Si-gate CMOS device that is pin and function compatible with 74HC0
More informationPMWD16UN. 1. Product profile. 2. Pinning information. Dual N-channel µtrenchmos ultra low level FET. 1.1 General description. 1.
Rev. 2 24 March 25 Product data sheet 1. Product profile 1.1 General description Dual N-channel enhancement mode Field-Effect Transistor (FET) in a plastic package using TrenchMOS technology. 1.2 Features
More informationDual 3-channel analog multiplexer/demultiplexer with supplementary switches
with supplementary switches Rev. 03 16 December 2009 Product data sheet 1. General description 2. Features 3. Applications 4. Ordering information The is a dual 3-channel analog multiplexer/demultiplexer
More informationINTEGRATED CIRCUITS DATA SHEET. 74HC00; 74HCT00 Quad 2-input NAND gate. Product specification Supersedes data of 1997 Aug 26.
INTEGRTED CIRCUITS DT SHEET Quad 2-input NND gate Supersedes data of 1997 ug 26 2003 Jun 30 Quad 2-input NND gate FETURES Complies with JEDEC standard no. 8-1 ESD protection: HBM EI/JESD22-114- exceeds
More informationEN: This Datasheet is presented by the m anufacturer. Please v isit our website for pricing and availability at ore.hu.
EN: This Datasheet is presented by the m anufacturer. Please v isit our website for pricing and availability at www.hest ore.hu. INTEGRTED CIRCUITS DT SHEET Supersedes data of 1990 Dec 01 2003 Jul 25 FETURES
More informationTemperature range Name Description Version XC7SET32GW 40 C to +125 C TSSOP5 plastic thin shrink small outline package; 5 leads; body width 1.
Rev. 01 3 September 2009 Product data sheet 1. General description 2. Features 3. Ordering information is a high-speed Si-gate CMOS device. It provides a 2-input OR function. Symmetrical output impedance
More informationThe 74LV32 provides a quad 2-input OR function.
Rev. 03 9 November 2007 Product data sheet. General description 2. Features 3. Ordering information The is a low-voltage Si-gate CMOS device that is pin and function compatible with 74HC32 and 74HCT32.
More information74HC164; 74HCT bit serial-in, parallel-out shift register
Rev. 03 4 pril 2005 Product data sheet 1. General description 2. Features 3. Quick reference data The are high-speed Si-gate CMOS devices and are pin compatible with Low power Schottky TTL (LSTTL). They
More informationDATA SHEET. 74LVC16374A; 74LVCH16374A 16-bit edge triggered D-type flip-flop with 5 V tolerant inputs/outputs; 3-state INTEGRATED CIRCUITS
INTEGRATED CIRCUITS DATA SHEET 16-bit edge triggered D-type flip-flop with 5 V tolerant inputs/outputs; 3-state Supersedes data of 1998 Mar 17 2003 Dec 12 FEATURES 5 V tolerant inputs/outputs for interfacing
More information2-input EXCLUSIVE-OR gate
Rev. 01 7 September 2009 Product data sheet 1. General description 2. Features 3. Ordering information is a high-speed Si-gate CMOS device. It provides a 2-input EXCLUSIVE-OR function. Symmetrical output
More information74HC1GU04GV. 1. General description. 2. Features. 3. Ordering information. Marking. 5. Functional diagram. Inverter
Rev. 5 1 July 27 Product data sheet 1. General description 2. Features 3. Ordering information The is a high-speed Si-gate CMOS device. It provides an inverting single stage function. The standard output
More informationDATA SHEET. PH2369 NPN switching transistor DISCRETE SEMICONDUCTORS. Product specification Supersedes data of 1999 Apr Oct 11.
DISCRETE SEMICONDUCTORS DATA SHEET book, halfpage M3D186 Supersedes data of 1999 Apr 27 2004 Oct 11 FEATURES Low current (max. 200 ma) Low voltage (max. 15 V). APPLICATIONS High-speed switching. PINNING
More informationOctal bus transceiver; 3-state
Rev. 02 7 January 2008 Product data sheet. General description 2. Features 3. Ordering information The is an octal transceiver featuring non-inverting 3-state bus compatible outputs in both send and receive
More informationPMV65XP. 1. Product profile. 2. Pinning information. P-channel TrenchMOS extremely low level FET. 1.1 General description. 1.
Rev. 1 28 September 24 Product data sheet 1. Product profile 1.1 General description P-channel enhancement mode field effect transistor in a plastic package using TrenchMOS technology. 1.2 Features Low
More information74HC1G02; 74HCT1G02. The standard output currents are half those of the 74HC02 and 74HCT02.
Rev. 04 11 July 2007 Product data sheet 1. General description 2. Features 3. Ordering information 74HC1G02 and 74HCT1G02 are high speed Si-gate CMOS devices. They provide a 2-input NOR function. The HC
More informationHEF4028B. 1. General description. 2. Features. 3. Applications. 4. Ordering information. BCD to decimal decoder
Rev. 06 25 November 2009 Product data sheet 1. General description 2. Features 3. Applications The is a 4-bit, a 4-bit BCO to octal decoder with active LOW enable or an 8-output (Y0 to Y7) inverting demultiplexer.
More information3.3 V 16-bit edge-triggered D-type flip-flop with 30 Ω termination resistors; 3-state
with 30 Ω termination resistors; 3-state Rev. 03 17 January 2005 Product data sheet 1. General description 2. Features The is a high performance BiCMOS product designed for V CC operation at 3.3 V. The
More information2N7002T. 1. Product profile. 2. Pinning information. N-channel TrenchMOS FET. 1.1 General description. 1.2 Features. 1.
Rev. 1 17 November 25 Product data sheet 1. Product profile 1.1 General description N-channel enhancement mode Field-Effect Transistor (FET) in a plastic package using TrenchMOS technology. 1.2 Features
More information74HC1G86; 74HCT1G86. 2-input EXCLUSIVE-OR gate. The standard output currents are half those of the 74HC/HCT86.
Rev. 04 20 July 2007 Product data sheet 1. General description 2. Features 3. Ordering information 74HC1G86 and 74HCT1G86 are high-speed Si-gate CMOS devices. They provide a 2-input EXCLUSIVE-OR function.
More informationBF545A; BF545B; BF545C
Rev. 3 5 August 24 Product data sheet. Product profile. General description N-channel symmetrical silicon junction field-effect transistors in a SOT23 package. CAUTION This device is sensitive to electrostatic
More informationThe 74LVC1G11 provides a single 3-input AND gate.
Rev. 0 September 200 Product data sheet 1. General description 2. Features The is a high-performance, low-voltage, Si-gate CMOS device and superior to most advanced CMOS compatible TTL families. The input
More information74VHC08; 74VHCT08. The 74VHC08; 74VHCT08 provide the quad 2-input AND function.
Rev. 0 30 June 2009 Product data sheet. General description 2. Features 3. Ordering information The are high-speed Si-gate CMOS devices and are pin compatible with Low-power Schottky TTL (LSTTL). They
More information74HC2G34; 74HCT2G34. The 74HC2G34; 74HCT2G34 is a high-speed Si-gate CMOS device. The 74HC2G34; 74HCT2G34 provides two buffers.
Rev. 01 6 October 2006 Product data sheet 1. General description 2. Features 3. Ordering information The is a high-speed Si-gate CMOS device. The provides two buffers. Wide supply voltage range from 2.0
More information2N7002F. 1. Product profile. 2. Pinning information. N-channel TrenchMOS FET. 1.1 General description. 1.2 Features. 1.
Rev. 3 28 April 26 Product data sheet. Product profile. General description N-channel enhancement mode Field-Effect Transistor (FET) in a plastic package using TrenchMOS technology..2 Features Logic level
More informationDATA SHEET. BSN304 N-channel enhancement mode vertical D-MOS transistor DISCRETE SEMICONDUCTORS. Product specification Supersedes data of 1997 Jun 17
DISCRETE SEMICONDUCTORS DATA SHEET age M3D6 Supersedes data of 997 Jun 7 2 Dec FEATURES PINNING - TO-92 variant Direct interface to C-MOS, TTL, etc. High-speed switching No secondary breakdown. APPLICATIONS
More informationDISCRETE SEMICONDUCTORS DATA SHEET. PMBT3906 PNP switching transistor. Product specification Supersedes data of 1999 Apr 27.
DISCRETE SEMICONDUCTORS DATA SHEET Supersedes data of 1999 Apr 27 2004 Jan 21 FEATURES Collector current capability I C = 200 ma Collector-emitter voltage V CEO = 40 V. APPLICATIONS General amplification
More informationN-channel TrenchMOS logic level FET
M3D315 Rev. 3 23 January 24 Product data 1. Description N-channel enhancement mode field-effect transistor in a plastic package using TrenchMOS technology. 2. Features Low on-state resistance Fast switching
More informationPHT6N06T. 1. Product profile. 2. Pinning information. TrenchMOS standard level FET. 1.1 Description. 1.2 Features. 1.
M3D87 Rev. 2 3 February 23 Product data 1. Product profile 1.1 Description N-channel enhancement mode field-effect transistor in a plastic package using TrenchMOS technology. Product availability: in SOT223.
More informationINTEGRATED CIRCUITS. 74LVC138A 3-to-8 line decoder/demultiplexer; inverting. Product specification 1998 Apr 28
INTEGRATED CIRCUITS -to-8 line decoder/demultiplexer; inverting 998 Apr 8 FEATURES Wide supply voltage range of. to. V In accordance with JEDEC standard no. 8-A Inputs accept voltages up to. V CMOS lower
More informationDATA SHEET. BC369 PNP medium power transistor; 20 V, 1 A DISCRETE SEMICONDUCTORS. Product specification Supersedes data of 2003 Nov 20.
DISCRETE SEMICONDUCTORS DATA SHEET book, halfpage M3D186 Supersedes data of 23 Nov 2 24 Nov 5 FEATURES High current Two current gain selections. APPLICATIONS Linear voltage regulators High side switches
More informationSI Product profile. 2. Pinning information. N-channel TrenchMOS logic level FET. 1.1 Description. 1.2 Features. 1.
M3D35 Rev. 2 7 February 24 Product data. Product profile. Description N-channel enhancement mode field-effect transistor in a plastic package using TrenchMOS technology..2 Features Low gate charge Low
More informationDATA SHEET. BC368 NPN medium power transistor; 20 V, 1 A DISCRETE SEMICONDUCTORS. Product specification Supersedes data of 2003 Dec 01.
DISCRETE SEMICONDUCTORS DATA SHEET book, halfpage M3D86 Supersedes data of 2003 Dec 0 2004 Nov 05 FEATURES High current. APPLICATIONS Linear voltage regulators Low side switch Supply line switch for negative
More information74AHC02; 74AHCT02. The 74AHC02; 74AHCT02 provides a quad 2-input NOR function.
Rev. 04 2 May 2008 Product data sheet. General description 2. Features 3. Ordering information The is a high-speed Si-gate CMOS device and is pin compatible with Low-power Schottky TTL (LSTTL). It is specified
More information74AHC541; 74AHCT541. Octal buffer/line driver; 3-state. The 74AHC541; 74AHCT541 is a high-speed Si-gate CMOS device.
Rev. 03 12 November 2007 Product data sheet 1. General description 2. Features 3. Ordering information The is a high-speed Si-gate CMOS device. The are octal non-inverting buffer/line drivers with 3-state
More information74LV General description. 2. Features. 8-bit addressable latch
Rev. 03 2 January 2008 Product data sheet. General description 2. Features The is a low-voltage Si-gate CMOS device that is pin and function compatible with 74HC259 and 74HCT259. The is a high-speed designed
More informationThe 74LVC1G02 provides the single 2-input NOR function.
Rev. 07 18 July 2007 Product data sheet 1. General description 2. Features The provides the single 2-input NOR function. Input can be driven from either 3.3 V or 5 V devices. These features allow the use
More informationDATA SHEET. BSS192 P-channel enhancement mode vertical D-MOS transistor DISCRETE SEMICONDUCTORS. Product specification Supersedes data of 1997 Jun 20
DISCRETE SEMICONDUCTORS DATA SHEET book, halfpage M3D19 Supersedes data of 1997 Jun 2 22 May 22 FEATURES Direct interface to C-MOS, TTL, etc. High-speed switching No secondary breakdown. APPLICATIONS Line
More informationXC7SET General description. 2. Features. 3. Applications. Ordering information. Inverting Schmitt trigger
Rev. 01 31 ugust 2009 Product data sheet 1. General description 2. Features 3. pplications is a high-speed Si-gate CMOS device. It provides an inverting buffer function with Schmitt trigger action. This
More informationDISCRETE SEMICONDUCTORS DATA SHEET M3D071. BAT74 Schottky barrier double diode. Product specification Supersedes data of 1996 Mar 19.
DISCRETE SEMICONDUCTORS DATA SHEET M3D07 Supersedes data of 996 Mar 9 200 Sep 05 FEATURES Low forward voltage Guard ring protected Small plastic SMD package. APPLICATIONS Ultra high-speed switching Voltage
More information74LVT125; 74LVTH General description. 2. Features. 3. Quick reference data. 3.3 V quad buffer; 3-state
Rev. 06 6 March 2006 Product data sheet. General description 2. Features 3. Quick reference data The is a high-performance BiCMOS product designed for V CC operation at 3.3 V. This device combines low
More informationNPN/PNP low V CEsat Breakthrough in Small Signal (BISS) transistor pair in a SOT457 (SC-74) Surface Mounted Device (SMD) plastic package.
Rev. 02 14 July 2005 Product data sheet 1. Product profile 1.1 General description NPN/PNP low V CEsat Breakthrough in Small Signal (BISS) transistor pair in a SOT457 (SC-74) Surface Mounted Device (SMD)
More informationINTEGRATED CIRCUITS. 74LV273 Octal D-type flip-flop with reset; positive-edge trigger. Product specification 1997 Apr 07 IC24 Data Handbook
INTEGRATED CIRCUITS Octal D-type flip-flop with reset; positive-edge trigger 1997 Apr 07 IC24 Data Handbook FEATURES Wide operating voltage: 1.0 to 5.5V Optimized for Low Voltage applications: 1.0 to 3.6V
More informationDATA SHEET. BSN254; BSN254A N-channel enhancement mode vertical D-MOS transistor DISCRETE SEMICONDUCTORS
DISCRETE SEMICONDUCTORS DATA SHEET book, halfpage M3D186 Supersedes data of 1997 Jun 23 22 Feb 19 FEATURES Direct interface to C-MOS, TTL, etc. High-speed switching No secondary breakdown Low R DSon. APPLICATIONS
More informationPMV40UN. 1. Product profile. 2. Pinning information. TrenchMOS ultra low level FET. 1.1 Description. 1.2 Features. 1.
M3D88 Rev. 1 5 August 23 Product data 1. Product profile 1.1 Description N-channel enhancement mode field-effect transistor in a plastic package using TrenchMOS technology. Product availability: in SOT23.
More informationDATA SHEET. BC856; BC857; BC858 PNP general purpose transistors DISCRETE SEMICONDUCTORS. Product specification Supersedes data of 2003 Apr 09
DISCRETE SEMICONDUCTORS DATA SHEET Supersedes data of 23 Apr 9 24 Jan 16 FEATURES Low current (max. 1 ma) Low voltage (max. 65 V). APPLICATIONS General purpose switching and amplification. PINNING PIN
More information74AHC1G00; 74AHCT1G00
74HC1G00; 74HCT1G00 Rev. 06 30 May 2007 Product data sheet 1. General description 2. Features 3. Ordering information 74HC1G00 and 74HCT1G00 are high-speed Si-gate CMOS devices. They provide a 2-input
More informationTrenchMOS technology Very fast switching Logic level compatible Subminiature surface mount package.
M3D88 Rev. 2 2 November 21 Product data 1. Description in a plastic package using TrenchMOS 1 technology. Product availability: in SOT23. 2. Features TrenchMOS technology Very fast switching Logic level
More informationDATA SHEET. BC846; BC847; BC848 NPN general purpose transistors DISCRETE SEMICONDUCTORS. Product specification Supersedes data of 2002 Feb 04
DISCRETE SEMICONDUCTORS DATA SHEET Supersedes data of 22 Feb 4 24 Feb 6 FEATURES Low current (max. 1 ma) Low voltage (max. 65 V). APPLICATIONS General purpose switching and amplification. PINNING PIN 1
More information74AHC86; 74AHCT86. Quad 2-input EXCLUSIVE-OR gate. The 74AHC86; 74AHCT86 provides a 2-input exclusive-or function.
Rev. 02 5 November 2007 Product data sheet. General description 2. Features 3. Ordering information The are high-speed Si-gate CMOS devices and are pin compatible with Low-power Schottky TTL (LSTTL). They
More informationPMV56XN. 1. Product profile. 2. Pinning information. µtrenchmos extremely low level FET. 1.1 Description. 1.2 Features. 1.
M3D88 Rev. 2 24 June 24 Product data 1. Product profile 1.1 Description N-channel enhancement mode field-effect transistor in a plastic package using TrenchMOS technology. 1.2 Features TrenchMOS technology
More information74AHC2G126; 74AHCT2G126
Rev. 04 27 pril 2009 Product data sheet 1. General description 2. Features 3. Ordering information The 74HC2G126 and 74HCT2G126 are high-speed Si-gate CMOS devices. They provide a dual non-inverting buffer/line
More informationIRFR Description. 2. Features. 3. Applications. 4. Pinning information. N-channel enhancement mode field effect transistor
M3D3 Rev. 4 August Product data. Description N-channel enhancement mode field-effect transistor in a plastic package using TrenchMOS technology. Product availability: in SOT48 (D-PAK).. Features Fast switching
More informationN-channel µtrenchmos ultra low level FET. Top view MBK090 SOT416 (SC-75)
M3D73 Rev. 3 March 24 Product data. Product profile. Description N-channel enhancement mode field-effect transistor in a plastic package using TrenchMOS technology..2 Features Surface mounted package Low
More information74HC4052; 74HCT4052. Dual 4-channel analog multiplexer/demultiplexer
Rev. 05 5 May 2008 Product data sheet 1. General description 2. Features 3. pplications The is a high-speed Si-gate CMOS device and is pin compatible with the HEF4052B. The device is specified in compliance
More informationDual 2-to-4 line decoder/demultiplexer
74LV9 Rev. 04 December 007 Product data sheet. General description. Features. Ordering information The 74LV9 is a low-voltage Si-gate CMOS device that is pin and function compatible with 74HC9 and 74HCT9.
More informationDATA SHEET. BC856; BC857; BC858 PNP general purpose transistors DISCRETE SEMICONDUCTORS. Product specification Supersedes data of 1999 Apr 12
DISCRETE SEMICONDUCTORS DATA SHEET book, halfpage M3D88 Supersedes data of 1999 Apr 12 22 Feb 4 FEATURES Low current (max. 1 ma) Low voltage (max. 65 V). APPLICATIONS General purpose switching and amplification.
More informationINTEGRATED CIRCUITS. 74LV stage binary ripple counter. Product specification 1998 Jun 23 IC24 Data Handbook
INTEGRATED CIRCUITS 1998 Jun 23 IC24 Data Handbook FEATURES Optimized for Low Voltage applications: 1.0 to 5.5V Accepts TTL input levels between V CC = 2.7V and V CC = 3.6V Typical V OLP (output ground
More information74HC4051; 74HCT channel analog multiplexer/demultiplexer
Product data sheet 1. General description 2. Features 3. Applications The is a high-speed Si-gate CMOS device and is pin compatible with Low-power Schottky TTL (LSTTL). The device is specified in compliance
More informationPMN40LN. 1. Description. 2. Features. 3. Applications. 4. Pinning information. TrenchMOS logic level FET
M3D32 Rev. 1 13 November 22 Product data 1. Description N-channel logic level field-effect power transistor in a plastic package using TrenchMOS technology. Product availability: in SOT457 (TSOP6). 2.
More informationPHP/PHD3055E. TrenchMOS standard level FET. Product availability: PHP3055E in SOT78 (TO-220AB) PHD3055E in SOT428 (D-PAK).
PHP/PHD355E Rev. 6 25 March 22 Product data 1. Description N-channel standard level field-effect power transistor in a plastic package using TrenchMOS 1 technology. Product availability: PHP355E in SOT78
More informationPHP/PHB/PHD45N03LTA. TrenchMOS logic level FET
Rev. 3 2 October 22 Product data 1. Description N-channel logic level field-effect power transistor in a plastic package using TrenchMOS technology. Product availability: PHP45N3LTA in SOT78 (TO-22AB)
More informationµtrenchmos standard level FET Low on-state resistance in a small surface mount package. DC-to-DC primary side switching.
M3D88 Rev. 2 19 February 23 Product data 1. Product profile 1.1 Description N-channel enhancement mode field-effect transistor in a plastic package using TrenchMOS technology. Product availability: in
More informationINTEGRATED CIRCUITS. 74LV00 Quad 2-input NAND gate. Product specification Supersedes data of 1998 Apr 13 IC24 Data Handbook.
INTEGRATED CIRCUITS Supersedes data of 1998 Apr 13 IC24 Data Handbook 1998 Apr 20 FEATURES Wide operating voltage: 1.0 to 5.5 V Optimized for low voltage applications: 1.0 to 3.6 V Accepts TTL input levels
More information74AHC244; 74AHCT244. Octal buffer/line driver; 3-state. The 74AHC244; 74AHCT244 is a high-speed Si-gate CMOS device.
Rev. 05 20 December 2007 Product data sheet. General description 2. Features 3. Ordering information The is a high-speed Si-gate CMOS device. The has octal non-inverting buffer/line drivers with 3-state
More informationDATA SHEET. BC846W; BC847W; BC848W NPN general purpose transistors DISCRETE SEMICONDUCTORS. Product specification Supersedes data of 1999 Apr 23
DISCRETE SEMICONDUCTORS DATA SHEET book, halfpage M3D12 Supersedes data of 1999 Apr 23 22 Feb 4 FEATURES Low current (max. 1 ma) Low voltage (max. 65 V). APPLICATIONS General purpose switching and amplification.
More informationPHD110NQ03LT. 1. Product profile. 2. Pinning information. N-channel TrenchMOS logic level FET. 1.1 Description. 1.2 Features. 1.
M3D3 Rev. 1 16 June 24 Product data 1. Product profile 1.1 Description N-channel enhancement mode field-effect transistor in a plastic package using TrenchMOS technology. 1.2 Features Logic level threshold
More information74AHC125; 74AHCT125. Quad buffer/line driver; 3-state
Rev. 04 January 2008 Product data sheet. General description 2. Features 3. Ordering information The is a high-speed Si-gate CMOS device and is pin compatible with Low-power Schottky TTL (LSTTL). They
More informationDISCRETE SEMICONDUCTORS DATA SHEET. PMMT591A PNP BISS transistor. Product specification Supersedes data of 2001 Jun 11.
DISCRETE SEMICONDUCTORS DT SHEET Supersedes data of 2001 Jun 11 2004 Jan 13 FETURES High current (max. 1 ) Low collector-emitter saturation voltage ensures reduced power consumption. PPLICTIONS Battery
More information74HC02; 74HCT02. The 74HC02; 74HCT02 provides a quad 2-input NOR function.
Rev. 03 September 200 Product data sheet. General description 2. Features 3. Ordering information The are high-speed Si-gate CMOS devices that comply with JEDEC standard no. 7. They are pin compatible
More informationPSMN002-25P; PSMN002-25B
PSMN2-25P; PSMN2-25B Rev. 1 22 October 21 Product data 1. Description N-channel logic level field-effect power transistor in a plastic package using TrenchMOS 1 technology. Product availability: PSMN2-25P
More informationINTEGRATED CIRCUITS. 74LV688 8-bit magnitude comparator. Product specification Supersedes data of 1997 May 15 IC24 Data Handbook.
INTEGRATED CIRCUITS Supersedes data of 1997 May 15 IC24 Data Handbook 1998 Jun 23 FEATURES Wide operating voltage: 1.0 to 5.5V Optimized for low voltage applications: 1.0V to 3.6V Accepts TTL input levels
More information74LV General description. 2. Features. 3. Applications. 8-bit serial-in/serial-out or parallel-out shift register; 3-state
Rev. 03 21 pril 2009 Product data sheet 1. General description 2. Features 3. pplications The is an 8 stage serial shift register with a storage register and 3-state outputs. Both the shift and storage
More informationTrenchMOS ultra low level FET
M3D32 Rev. 1 27 September 22 Product data 1. Description N-channel enhancement mode field-effect transistor in a plastic package using TrenchMOS technology. Product availability: in SOT457 (TSOP6). 2.
More informationPSMN004-60P/60B. PSMN004-60P in SOT78 (TO-220AB) PSMN004-60B in SOT404 (D 2 -PAK).
Rev. 1 26 April 22 Product data 1. Description N-channel logic level field-effect power transistor in a plastic package using TrenchMOS technology. Product availability: PSMN4-6P in SOT78 (TO-22AB) PSMN4-6B
More informationEN: This Datasheet is presented by the m anufacturer. Please v isit our website for pricing and availability at ore.hu.
EN: This Datasheet is presented by the m anufacturer. Please v isit our website for pricing and availability at www.hest ore.hu. INTEGRTED CIRCUITS DT SHEET Supersedes data of 1997 ug 26 2003 Oct 30 FETURES
More informationDATA SHEET. 74LVC574A Octal D-type flip-flop with 5 V tolerant inputs/outputs; positive edge-trigger; 3-state INTEGRATED CIRCUITS
INTEGRTE CIRCUITS T SHEET Octal -type flip-flop with 5 V tolerant inputs/outputs; positive edge-trigger; 3-state Supersedes data of 2003 Jun 20 2004 Mar 22 FETURES 5 V tolerant inputs and outputs, for
More informationPHP/PHB/PHD55N03LTA. TrenchMOS Logic Level FET
Rev. 4 4 September 22 Product data 1. Description N-channel logic level field-effect power transistor in a plastic package using TrenchMOS technology. Product availability: PHP55N3LTA in a SOT78 (TO-22AB)
More informationINTEGRATED CIRCUITS. 74LV259 8-bit addressable latch. Product specification Supersedes data of 1997 Jun 06 IC24 Data Handbook.
INTEGRATED CIRCUITS Supersedes data of 1997 Jun 06 IC24 Data Handbook 1998 May 20 FEATURES Optimized for low voltage applicatio: 1.0 to 3.6 V Accepts TTL input levels between = 2.7 V and = 3.6 V Typical
More informationDATA SHEET. PBSS5350D 50 V low V CEsat PNP transistor DISCRETE SEMICONDUCTORS. Product specification Supersedes data of 2001 Jul Nov 13.
DISCRETE SEMICONDUCTORS DATA SHEET age M3D302 PBSS5350D 50 V low V CEsat PNP transistor Supersedes data of 2001 Jul 13 2001 Nov 13 FEATURES Low collector-emitter saturation voltage High current capability
More information8-channel analog multiplexer/demultiplexer with injection-current effect control
8-channel analog multiplexer/demultiplexer with injection-current effect control Rev. 01 9 March 2007 Product data sheet 1. General description 2. Features The is a high-speed Si-gate CMOS device and is
More information